会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Method for forming a self aligned contact in a semiconductor device
    • 在半导体器件中形成自对准接触的方法
    • US06177320B1
    • 2001-01-23
    • US09226961
    • 1999-01-08
    • Chang-Hyun ChoHong-Sik JeongJae-Goo LeeChang-Jin KangSang-Sup JeongChul JungChan-Ouk Jung
    • Chang-Hyun ChoHong-Sik JeongJae-Goo LeeChang-Jin KangSang-Sup JeongChul JungChan-Ouk Jung
    • H01L21336
    • H01L27/10844H01L21/31144H01L21/76819H01L21/7684H01L21/76897H01L27/10852H01L27/10855H01L27/10873H01L27/10888
    • A self aligned contact pad in a semiconductor device and a method for forming the self aligned contact pad are disclosed. A bit line contact pad and a storage node contact pad are simultaneously formed by using a photoresist layer pattern having a T-shaped opening including at least two contact regions. An etch stopping layer is formed over a semiconductor substrate and over a transistor. An interlayer dielectric layer is then formed over the etch stopping layer. Next, the interlayer dielectric layer is planarized to have a planar top surface. A mask pattern having a T-shaped opening is then formed over the interlayer dielectric layer, exposing the active region and a portion of the inactive region. The interlayer dielectric layer and etch stopping layer are sequentially etched to reveal a top surface of the semiconductor substrate using the mask pattern, thereby forming a self aligned contact opening exposing a top surface of the semiconductor substrate. The mask pattern is then removed. A conductive layer is formed in the self aligned contact opening and over the interlayer dielectric layer. The conductive layer and the interlayer dielectric layer are planarization-etched to reveal a top surface of the gate mask, thereby forming at least two contact pads.
    • 公开了半导体器件中的自对准接触焊盘和用于形成自对准接触焊盘的方法。 通过使用具有包括至少两个接触区域的T形开口的光致抗蚀剂层图案,同时形成位线接触焊盘和存储节点接触焊盘。 在半导体衬底上并在晶体管上形成蚀刻停止层。 然后在蚀刻停止层上形成层间电介质层。 接下来,层间绝缘层被平坦化以具有平坦的顶表面。 然后在层间电介质层上形成具有T形开口的掩模图案,暴露有源区和一部分非活性区。 依次蚀刻层间电介质层和蚀刻停止层,以使用掩模图案露出半导体衬底的顶表面,从而形成暴露半导体衬底的顶表面的自对准接触开口。 然后去除掩模图案。 导电层形成在自对准接触开口中以及层间电介质层之上。 对导电层和层间电介质层进行平面蚀刻以露出栅极掩模的顶表面,从而形成至少两个接触焊盘。
    • 4. 发明授权
    • Method of forming a self-aligned contact pad for a semiconductor device
    • 形成用于半导体器件的自对准接触焊盘的方法
    • US06355547B1
    • 2002-03-12
    • US09645968
    • 2000-08-24
    • Jae-Goo LeeChang-Hyun ChoGwan-Hyeob Koh
    • Jae-Goo LeeChang-Hyun ChoGwan-Hyeob Koh
    • H01L23209
    • H01L27/10873H01L21/76895H01L21/76897H01L27/10855H01L27/10888
    • A method of manufacturing a self-aligned contact pad for the fabrication of an integrated circuit is disclosed. A plurality of gate structures is formed on the substrate. A first insulating layer is formed over the plurality of gate structures. Then, a second insulating layer is formed over the first insulating layer and filling spaces between the gate structures. Next, a portion of second insulating layer is removed between the gate structures, thereby forming a plurality of contact holes between the gate structures and exposing a portion of the first insulating layer. The exposed portion of the first insulating layer is etched away to form a gate spacer on the sidewalls of the gate structures and exposing surfaces of active regions of the substrate. Finally, the plurality of contact holes are filled with a first conductive layer and the first conductive layer is planarized to form contact pads.
    • 公开了一种用于制造集成电路的自对准接触焊盘的制造方法。 在基板上形成多个栅极结构。 在多个栅极结构上形成第一绝缘层。 然后,在第一绝缘层上形成第二绝缘层,并在栅极结构之间填充空间。 接下来,在栅极结构之间移除第二绝缘层的一部分,从而在栅极结构之间形成多个接触孔,并露出第一绝缘层的一部分。 蚀刻掉第一绝缘层的暴露部分,以在栅极结构的侧壁和衬底的有源区域的暴露表面上形成栅极间隔物。 最后,多个接触孔填充有第一导电层,并且第一导电层被平坦化以形成接触焊盘。
    • 9. 发明授权
    • Substrate test probing equipment having forcing part for test head and force-receiving pattern for probe card and methods of using the same
    • 具有强制部分用于探针卡的测试头和受力图案的基板测试探测设备及其使用方法
    • US07701235B2
    • 2010-04-20
    • US12098778
    • 2008-04-07
    • Chang-Hyun ChoJoon-Yeon KimSang-Gu KangSung-Mo KangSang-Kyu Yoo
    • Chang-Hyun ChoJoon-Yeon KimSang-Gu KangSung-Mo KangSang-Kyu Yoo
    • G01R31/02
    • G01R31/2889G01R31/2891
    • Substrate test probing equipment having a force-receiving pattern for a probe card and a forcing part for a test head, and methods of using the same, in which with the force-receiving pattern for the probe card and the forcing part for the test head, thermal expansion and contraction of the probe card can be suppressed when the semiconductor substrate is being tested at high and low temperatures. To this end, to substrate test probing equipment having a substrate mover, a probe card, and a test head is prepared, in which the test head has a forcing part and the probe card has a force-receiving plate. A semiconductor substrate is placed on the substrate mover to be electrically connected with the probe card. The semiconductor substrate is electrically tested by the probe card and the test head. When the semiconductor substrate is being tested, the forcing part of the test head is brought into contact with the force-receiving pattern of the probe card.
    • 具有用于探针卡的力接收图案和用于测试头的强制部件的基板测试探测设备及其使用方法,其中用于探针卡的受力图案和用于测试头的强制部件 当在高温和低温下测试半导体衬底时,可以抑制探针卡的热膨胀和收缩。 为此,制备具有基板移动器,探针卡和测试头的基板测试探测设备,其中测试头具有强制部分,探针卡具有受力板。 将半导体衬底放置在衬底移动器上以与探针卡电连接。 半导体衬底由探针卡和测试头电测试。 当半导体衬底被测试时,测试头的强制部分与探针卡的受力图案接触。