会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Clock jitter measurement circuit and integrated circuit having the same
    • 时钟抖动测量电路和集成电路相同
    • US07945404B2
    • 2011-05-17
    • US12108796
    • 2008-04-24
    • Jung-Chi HoSheng-Bin LinYeong-Jar Chang
    • Jung-Chi HoSheng-Bin LinYeong-Jar Chang
    • G01R23/00G06F19/00
    • G01R29/26G01R31/3016G01R31/31709
    • Provided is a measurement circuit for measuring a jitter of a clock signal. Delay elements delay the clock signal into delayed clock signal. Latches latch the delayed clock signals to indicate whether transition edges of the clock signal is within a window value which is corresponding to delays of the delay elements. Based on the latch result from the latches, a finite state machine generates control signals for controlling the delay elements. If the latch result indicates that the transition edges of the clock signal is not within the window value, the control signals adjust the delays of the delay elements and the window value. The jitter of the clock signal is measured based on the delays of the delay elements and the window value.
    • 提供了一种用于测量时钟信号的抖动的测量电路。 延迟元件将时钟信号延迟到延迟的时钟信号。 锁存器锁存延迟的时钟信号以指示时钟信号的转换边沿是否在对应于延迟元件的延迟的窗口值内。 基于锁存器的锁存结果,有限状态机产生用于控制延迟元件的控制信号。 如果锁存结果指示时钟信号的转换边缘不在窗口值内,则控制信号调整延迟元件的延迟和窗口值。 基于延迟元件的延迟和窗口值来测量时钟信号的抖动。
    • 2. 发明授权
    • Built-in jitter measurement circuit
    • 内置抖动测量电路
    • US07912166B2
    • 2011-03-22
    • US11870113
    • 2007-10-10
    • Jen-Chien HsuHung-Wen LuChau-Chin SuYeong-Jar Chang
    • Jen-Chien HsuHung-Wen LuChau-Chin SuYeong-Jar Chang
    • H04L7/00
    • G01R29/26G01R31/31709
    • A jitter measurement circuit and a method for calibrating the jitter measurement circuit are disclosed. The jitter measurement circuit includes a synchronous dual-phase detector and a decision circuit. In a test mode, a probability distribution function (PDF) of the jitter of a clock signal output by a circuit under test is obtained. In a calibration mode, a random clock, which is externally generated or generated by a free-run oscillator in the circuit under test, is used to calibrate the synchronous dual-phase detector. The decision circuit performs logic operations, data latching and counting on a phase relationship detected by the synchronous dual-phase detector in order to obtain a counting value and a PDF relative to the jitter of the clock signal.
    • 公开了抖动测量电路和校准抖动测量电路的方法。 抖动测量电路包括同步双相检测器和判定电路。 在测试模式中,获得由被测电路输出的时钟信号的抖动的概率分布函数(PDF)。 在校准模式中,由被测电路中的自由振荡器外部产生或产生的随机时钟用于校准同步双相检测器。 决定电路对由同步双相检测器检测的相位关系进行逻辑运算,数据锁存和计数,以获得相对于时钟信号的抖动的计数值和PDF。
    • 3. 发明授权
    • Programmable memory built-in self-test circuit and clock switching circuit thereof
    • 可编程存储器内置自检电路及其时钟切换电路
    • US07716542B2
    • 2010-05-11
    • US11939282
    • 2007-11-13
    • Yeong-Jar ChangChung-Fu Lin
    • Yeong-Jar ChangChung-Fu Lin
    • G01R31/28G11C29/00G06F11/00
    • G11C29/16G01R31/318552G06F11/2215G11C29/12015G11C29/14
    • A programmable memory built-in self-test circuit and a clock switching circuit thereof are provided. The memory built-in self-test circuit is able to provide more self-test functions preset by a user, simplify the redundant circuit in the prior art and reduce chip area and lower the cost by means of an instruction decoder and a built-in self-test controller. The present invention also provides some peripheral control circuits of a memory. The control circuits occupies less area and enables the memory to be tested more flexibly. The present invention further provides a clock switching circuit enabling a chip to be correctly tested under different clock speeds, which benefits to advance the testability and the analyzability of the memory embedded in a chip and thereby increase fault coverage.
    • 提供了可编程存储器内置自检电路及其时钟切换电路。 存储器内置的自检电路能够提供用户预设的更多的自检功能,简化了现有技术中的冗余电路,并借助于指令解码器和内置功能降低了芯片面积并降低了成本 自检控制器。 本发明还提供了一些存储器的外围控制电路。 控制电路占用的面积较小,能够更灵活地测试存储器。 本发明还提供一种能够在不同时钟速度下正确测试芯片的时钟切换电路,这有利于提高嵌入在芯片中的存储器的可测试性和可分析性,从而增加故障覆盖。
    • 6. 发明申请
    • Wrapper testing circuits and method thereof for system-on-a-chip
    • 包装机测试电路及其在片上系统的方法
    • US20060156104A1
    • 2006-07-13
    • US11140745
    • 2005-06-01
    • Yeong-Jar ChangWen-Ching WuKun-Lun LuoChia-Jen Lee
    • Yeong-Jar ChangWen-Ching WuKun-Lun LuoChia-Jen Lee
    • G01R31/28
    • G01R31/318555
    • A wrapper testing circuit and method thereof for System-On-a-Chip is provided for electrical tests of core circuits of an integrated circuit. The testing circuit includes a decoding logic with an encoding table for receiving test signals and delivering control signals in response to the test signals according to the table; a plurality of registers for saving the control signals temporarily and delivering the control signals to the core circuits; a bypass circuit for delivering the test signals; and an instruction register for saving the test signals temporarily and refreshing the data in the registers and the bypass circuits after the decoding logic issues the control signals. The encoding of the control signals is completed in one period. Compared with the serial encoding in the prior art, test time is reduced.
    • 提供了一种用于片上系统的封装测试电路及其方法,用于集成电路的核心电路的电气测试。 测试电路包括具有编码表的解码逻辑,用于接收测试信号并根据该表响应于测试信号传递控制信号; 多个寄存器,用于暂时保存控制信号并将控制信号传送到核心电路; 用于传递测试信号的旁路电路; 以及在解码逻辑发出控制信号之后暂时保存测试信号并刷新寄存器和旁路电路中的数据的指令寄存器。 控制信号的编码在一个周期内完成。 与现有技术的串行编码相比,测试时间缩短。
    • 9. 发明申请
    • METHOD AND TECHNIQUE FOR ANALOGUE CIRCUIT SYNTHESIS
    • 模拟电路合成的方法与技术
    • US20100031206A1
    • 2010-02-04
    • US12512086
    • 2009-07-30
    • Chang-Chung WuChi-Che ChenJung-Chi HoWoei-Tzy JongYeong-Jar Chang
    • Chang-Chung WuChi-Che ChenJung-Chi HoWoei-Tzy JongYeong-Jar Chang
    • G06F17/50
    • G06F17/5063
    • Method and technique for analogue circuit synthesis. An analogue circuit usually includes many circuit components, and characteristics and functions of each circuit component are controlled by many corresponding parameters. In the presented invention, selected key design parameters of selected critical circuit components, as well as optimization targets, design specification or/and design constraint, are transformed into an optimization plan, and an optimization engine iterates circuit level or system level numerical simulations by changing values of the selected key design parameters recorded in the optimization plan, so as to find optimized parameters and circuit components which allow the analogue circuit to match the design specification/constraint and to approach the optimization target. Thus a systematic automation for analogue circuit synthesis/design/optimization is achieved.
    • 模拟电路合成的方法和技术。 模拟电路通常包括许多电路元件,并且每个电路元件的特性和功能由许多相应的参数控制。 在本发明中,所选择的关键电路组件的选择的关键设计参数以及优化目标,设计规范或/和设计约束被转换成优化计划,优化引擎通过改变电路级或系统级数值模拟来迭代 所选择的关键设计参数的值被记录在优化计划中,以便找到允许模拟电路匹配设计规范/约束并且接近优化目标的优化参数和电路组件。 因此,实现了模拟电路合成/设计/优化的系统自动化。
    • 10. 发明授权
    • Built-in self test circuit for analog-to-digital converter and phase lock loop and the testing methods thereof
    • 用于模数转换器和锁相环的内置自检电路及其测试方法
    • US07603602B2
    • 2009-10-13
    • US11563253
    • 2006-11-27
    • Yeong-Jar Chang
    • Yeong-Jar Chang
    • G01R31/28H03M1/10
    • G06F11/24G01R31/3167
    • A BIST circuit for testing both an analog-to-digital converter and a phase lock loop includes a controllable delay circuit, a NAND gate, a dividing circuit, a NOR gate and a charge/discharge circuit. The invention reduces the period of the signal under test, converts its pulse width to voltage and measures the output via an ADC. The clock jitter becomes sensitive through a delay cancellation method, thus, the accuracy is improved. The invention further comprises all testing procedure for period jitters of a PLL and static characteristics of an ADC. The test error caused by process variation can be corrected by a controllable delay circuit such that the error determination of the test result is prevented.
    • 用于测试模数转换器和锁相环的BIST电路包括可控延迟电路,NAND门,分频电路,NOR门和充电/放电电路。 本发明减少被测信号的周期,将其脉冲宽度转换为电压,并通过ADC测量输出。 时钟抖动通过延迟消除方法变得敏感,因此提高了精度。 本发明还包括用于PLL的周期抖动和ADC的静态特性的所有测试程序。 可以通过可控延迟电路校正由过程变化引起的测试误差,从而防止测试结果的错误确定。