会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor device
    • 半导体器件
    • US07903013B2
    • 2011-03-08
    • US12507660
    • 2009-07-22
    • Kenichiro YamaguchiAtsushi OkumuraMitsugu KusunokiTomoo Murata
    • Kenichiro YamaguchiAtsushi OkumuraMitsugu KusunokiTomoo Murata
    • H03M1/66
    • H03M1/0643H01L27/0203H03M1/687H03M1/745H03M1/785Y10T307/696
    • Operating speed as well as output accuracy of a D-A converter is enhanced. With a semiconductor device including unit current sources, and unit current source switches, plural current source elements constituting each of the unit current sources are disposed so as to be evenly dispersed, thereby reducing errors of the current source element, dependent on distance while the unit current source switches are concentratedly disposed in a small region, thereby mitigating delay in operation, attributable to parasitic capacitance. In addition, with the semiconductor device including R2R resistance ladders, the R2R resistance ladder is provided on the positive and the negative of each of the unit current source switches, and the respective R2R resistance ladders are shorted with each other at respective nodes on a unit current source switch-by-unit current source switch basis, are rendered identical in length, thereby cancelling out a nonlinearity error attributable to wiring parasitic resistance.
    • 提高了D-A转换器的工作速度和输出精度。 利用包括单位电流源和单位电流源开关的半导体器件,构成每个单位电流源的多个电流源元件被布置成均匀分散,从而根据距离减小电流源元件的误差,而单元 电流源开关集中地设置在较小的区域中,从而减轻了由寄生电容引起的工作延迟。 另外,对于包含R2R电阻梯的半导体装置,在每个单位电流源开关的正极和负极上设置R2R电阻梯,并且相应的R2R电阻梯在单元的相应节点处相互短路 电流源逐个电流源开关基础的长度相同,从而消除归因于布线寄生电阻的非线性误差。
    • 2. 发明申请
    • Semiconductor device
    • 半导体器件
    • US20060245266A1
    • 2006-11-02
    • US11409963
    • 2006-04-25
    • Ryusuke SaharaMitsugu KusunokiKazutaka MoriHiroshige Kogayu
    • Ryusuke SaharaMitsugu KusunokiKazutaka MoriHiroshige Kogayu
    • G11C7/10
    • H03M1/1061H03M1/687H03M1/785H03M1/808
    • A DAC having a memory mat including a plurality of first memory cells, and a plurality of output lines connected to the plurality of first memory cells. Each of the plurality of memory cells has a first memory portion including bipolar transistors and storing information in non-volatility based on whether a junction of the bipolar transistors is destroyed or not, and a second memory portion connected to the first memory portion and for outputting information to corresponding one of the plurality of output lines. The DAC has a first mode in which information is transferred from the first memory portions to the second memory portions when the information is written into the second memory portions, and a second mode in which the second memory portions are specified externally and information is written into the second memory portions. Thus, the performance of a D/A converter can be improved.
    • 具有包括多个第一存储单元的存储器垫的DAC和连接到多个第一存储单元的多个输出线。 多个存储单元中的每一个具有包括双极晶体管的第一存储器部分,并且基于双极晶体管的结是否被破坏来存储非易失性的信息,以及连接到第一存储器部分并用于输出的第二存储器部分 信息到多个输出行中的相应一个。 DAC具有第一模式,其中当信息被写入第二存储器部分时,信息从第一存储器部分传送到第二存储器部分,以及第二模式,其中第二存储器部分被外部指定并且信息被写入 第二存储器部分。 因此,可以提高D / A转换器的性能。
    • 6. 发明申请
    • SEMICONDUCTOR DEVICE
    • 半导体器件
    • US20080055140A1
    • 2008-03-06
    • US11877561
    • 2007-10-23
    • Ryusuke SAHARAMitsugu KusunokiKazutaka MoriHiroshige Kogayu
    • Ryusuke SAHARAMitsugu KusunokiKazutaka MoriHiroshige Kogayu
    • H03M1/66
    • H03M1/1061H03M1/687H03M1/785H03M1/808
    • A DAC having a memory mat including a plurality of first memory cells, and a plurality of output lines connected to the plurality of first memory cells. Each of the plurality of memory cells has a first memory portion including bipolar transistors and storing information in non-volatility based on whether a junction of the bipolar transistors is destroyed or not, and a second memory portion connected to the first memory portion and for outputting information to corresponding one of the plurality of output lines. The DAC has a first mode in which information is transferred from the first memory portions to the second memory portions when the information is written into the second memory portions, and a second mode in which the second memory portions are specified externally and information is written into the second memory portions. Thus, the performance of a D/A converter can be improved.
    • 具有包括多个第一存储单元的存储器垫的DAC和连接到多个第一存储单元的多个输出线。 多个存储单元中的每一个具有包括双极晶体管的第一存储器部分,并且基于双极晶体管的结是否被破坏来存储非易失性的信息,以及连接到第一存储器部分并用于输出的第二存储器部分 信息到多个输出行中的相应一个。 DAC具有第一模式,其中当信息被写入第二存储器部分时,信息从第一存储器部分传送到第二存储器部分,以及第二模式,其中第二存储器部分被外部指定并且信息被写入 第二存储器部分。 因此,可以提高D / A转换器的性能。
    • 9. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US06828842B2
    • 2004-12-07
    • US10443035
    • 2003-05-22
    • Kayoko SaitoMitsugu KusunokiHiroyasu IshizukaShinichiro Masuda
    • Kayoko SaitoMitsugu KusunokiHiroyasu IshizukaShinichiro Masuda
    • H03K508
    • H03K5/08G11C5/14G11C11/417H01L27/0266H01L27/105H01L27/11H01L27/1116H03K19/00315
    • A first clamp circuit and a second clamp circuit stacked thereon in vertical respectively for clamping unwanted level voltages are provided between the high potential side power source and low potential side power source and an intermediate node formed by vertical stacking of the first clamp circuit and second clamp circuit is coupled with the power source for internal circuit. Since a capacitor originally provided in the internal circuit is allocated in parallel to the first clamp circuit, impedance is reduced due to existence of the capacitor and potential difference due to over-current flowing in the chip is reduced. Accordingly, potential difference due to over-current flowing into the chip may be reduced and static electricity dielectric strength can be improved by allowing higher over-current. Thereby, impedance when the clamp circuits are stacked in two stages.
    • 在高电位侧电源和低电位侧电源之间设置有分别垂直于其上堆叠的第一钳位电路和第二钳位电路,用于夹紧不期望的电平电压,并且在第一钳位电路和第二钳位 电路与内部电路的电源耦合。 由于最初设置在内部电路中的电容器与第一钳位电路并联地分配,所以由于电容器的存在而导致的阻抗减小,并且由于芯片中的过电流流动导致的电位差减小。 因此,由于过电流流入芯片的电位差可能降低,并且通过允许更高的过电流可以提高静电绝缘强度。 因此,钳位电路以两级堆叠的阻抗。