会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Pseudo-dynamic word-line driver
    • 伪动态字线驱动
    • US07242634B2
    • 2007-07-10
    • US11290205
    • 2005-11-30
    • Larry R. FenstermakerGregory S. Cartney
    • Larry R. FenstermakerGregory S. Cartney
    • G11C8/00
    • G11C8/08
    • In certain embodiments, the present invention is a word-line driver for an address decoder that decodes a multi-bit address to enable access to a row of circuit elements such as memory cells in a block of memory implemented in a dedicated memory device or as part of a larger device, such as an FPGA. The word-line driver has a feed-back latch for each word-line that ensures that the word-line is not energized when that word-line is not selected for access. By controlling the feed-back latch using a decoded address bit value rather than a pre-charged enable signal as do some prior-art dynamic word-line drivers, the word-line driver prevents undesirable energizing of multiple word-lines. The word-line driver can be implemented using less layout area and less power than some analogous prior-art static word-line drivers.
    • 在某些实施例中,本发明是用于地址解码器的字线驱动器,其解码多位地址以使得能够访问电路元件行,例如在专用存储器件中实现的存储器块中的存储器单元,或者如 更大的器件的一部分,如FPGA。 字线驱动器具有用于每个字线的反馈锁存器,以确保当该字线未被选择用于访问时字线不通电。 通过使用解码的地址位值而不是一些现有技术的动态字线驱动器的预充电使能信号控制反馈锁存器,字线驱动器防止多个字线的不期望的通电。 可以使用比一些类似的现有技术的静态字线驱动器更少的布局面积和更少的功率来实现字线驱动器。
    • 4. 发明授权
    • Programmable logic device having a configurable DRAM with transparent refresh
    • 具有可配置DRAM和可透明刷新的可编程逻辑器件
    • US07129749B1
    • 2006-10-31
    • US10974305
    • 2004-10-27
    • Larry R. FenstermakerJohn A. SchadtMou C. Lin
    • Larry R. FenstermakerJohn A. SchadtMou C. Lin
    • H03K19/177
    • H03K19/17748H03K19/1776H03K19/17764H03K19/1778
    • A programmable logic device (PLD) having a programmable routing structure that employs non-static memory cells, such as dynamic random access memory (DRAM) cells, to control configurable circuit elements, such as pass-transistors and/or MUXes. In a representative embodiment, each DRAM cell is connected to its corresponding configurable circuit element using a buffer adapted to stabilize the output voltage generated by the cell and offset the effect of charge leakage from the cell capacitor. In addition, refresh circuitry associated with the DRAM cell periodically restores the charge in the cell capacitor using a refresh operation that is performed in the background, without disturbing the user functions of the PLD. Advantageously, a relatively large capacitance associated with a DRAM cell makes a PLD of the invention less susceptible to soft errors than a prior-art PLD that relies on SRAM cells for configuration control of its routing structure.
    • 具有可编程路由结构的可编程逻辑器件(PLD),其使用诸如动态随机存取存储器(DRAM)单元的非静态存储器单元来控制可配置的电路元件,例如传输晶体管和/或MUX。 在代表性的实施例中,每个DRAM单元使用缓冲器连接到其对应的可配置电路元件,该缓冲器适于稳定由单元产生的输出电压并抵消来自单元电容器的电荷泄漏的影响。 此外,与DRAM单元相关联的刷新电路使用在后台执行的刷新操作来周期性地恢复单元电容器中的电荷,而不会干扰PLD的用户功能。 有利地,与DRAM单元相关联的相对大的电容使得本发明的PLD比依赖于SRAM单元的现有技术的PLD更不易受软错误的影响,用于其路由结构的配置控制。
    • 5. 发明授权
    • Address isolation for user-defined configuration memory in programmable devices
    • 可编程器件中用户定义的配置存储器的地址隔离
    • US07196963B1
    • 2007-03-27
    • US11251682
    • 2005-10-17
    • Larry R. FenstermakerSajitha WijesuriyaHarold N. Scholz
    • Larry R. FenstermakerSajitha WijesuriyaHarold N. Scholz
    • G11C8/00G11C7/10
    • G11C11/412
    • In one embodiment of the invention, a block of configuration memory has rows of memory cells, at least one row having a set of one or more dual-port memory cells adapted to selectively store either configuration data or local data. The configuration address line for that row is segmented such that the address line is connected to the configuration address ports of the dual-port memory cells via access control circuitry that can be programmably configured to prevent access to those memory cells via the configuration address line. The access control circuitry enables local data to be efficiently and accurately stored in the dual-port memory cells without interference from configuration readback operations during normal operation or from partial reconfiguration of the configuration memory.
    • 在本发明的一个实施例中,一组配置存储器具有一行存储器单元,至少一行具有一组一个或多个双端口存储器单元,其适于选择性地存储配置数据或本地数据。 该行的配置地址线被分段,使得地址线经由访问控制电路连接到双端口存储器单元的配置地址端口,访问控制电路可编程地配置为阻止经由配置地址线访问那些存储器单元。 访问控制电路使得本地数据能够在正常操作期间或者从配置存储器的部分重新配置中有效且准确地存储在双端口存储单元中,而不受配置回读操作的干扰。
    • 7. 发明授权
    • Fifo with word line match circuits for flag generation
    • Fifo与字线匹配电路用于旗帜生成
    • US5345419A
    • 1994-09-06
    • US15769
    • 1993-02-10
    • Larry R. FenstermakerKevin J. O'Connor
    • Larry R. FenstermakerKevin J. O'Connor
    • G06F5/14G06F5/10G11C7/00G11C8/16G11C8/00
    • G06F5/14G11C8/16
    • A first in, first out memory (FIFO) includes a multi-port memory array, which is accessed for read/write operations by activating a selected read or write word line. The read word line is controlled by a read shift register, and the write word line is controlled by a write shift register. In order to generate "full" and "empty" flags, the voltage state of read and write word lines are determined in "match circuits", which compare the locations of the read and write pointers. This eliminates the use of counters, and allows the shift registers and word line match circuits to be an integral part of a single-block regular structure. Furthermore, it allows the FIFO to be readily expanded to multiple numbers of words and bits per word.
    • 先进先出存储器(FIFO)包括多端口存储器阵列,其通过激活所选择的读取或写入字线来进行读取/写入操作。 读取字线由读取移位寄存器控制,写入字线由写入移位寄存器控制。 为了产生“满”和“空”标志,在“匹配电路”中确定读写字线的电压状态,比较读写指针的位置。 这消除了使用计数器,并允许移位寄存器和字线匹配电路成为单块规则结构的组成部分。 此外,它允许FIFO容易地扩展到单个字的多个字和位。
    • 9. 发明授权
    • Dynamic over-voltage protection scheme for integrated-circuit devices
    • 集成电路器件的动态过压保护方案
    • US07230810B1
    • 2007-06-12
    • US11007954
    • 2004-12-09
    • William B. AndrewsMou C. LinLarry R. Fenstermaker
    • William B. AndrewsMou C. LinLarry R. Fenstermaker
    • H02H9/04
    • H01L27/0285
    • An integrated circuit having a transistor device and over-voltage protection circuitry. The transistor device is implemented in a technology having a specified operating-voltage range, the transistor device having gate, drain, source, and tub nodes, and the specified operating-voltage range having a specified maximum voltage. The over-voltage protection circuitry is adapted to apply gate and tub voltages to the gate and tub nodes, respectively. If at least one channel voltage applied to at least one of the drain and source nodes exceeds the specified maximum voltage, then the over-voltage protection circuitry controls at least one of the gate voltage and the tub voltage to inhibit one or more adverse effects to the transistor device.
    • 具有晶体管器件和过电压保护电路的集成电路。 晶体管器件以具有指定工作电压范围的技术实现,该晶体管器件具有栅极,漏极,源极和源极节点以及具有指定最大电压的规定工作电压范围。 过电压保护电路分别适用于门和电池的电压。 如果施加到至少一个漏极和源极节点的至少一个沟道电压超过规定的最大电压,则过电压保护电路控制栅极电压和电池电压中的至少一个以抑制一个或多个不利影响 晶体管器件。