会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Phase independent frequency comparator
    • 相位独立频率比较器
    • US06563346B2
    • 2003-05-13
    • US09683319
    • 2001-12-13
    • Jean-Claude AbbiateCarl Cederbaum
    • Jean-Claude AbbiateCarl Cederbaum
    • H03D300
    • H03D13/003
    • A method and circuit for comparing the frequencies of two clocks (clock—1 and clock—2), without taking into account their phase, is disclosed. Each clock is associated to a circular counter (100-1 and 100-2) which are initialized to different values, and the contents of the circular counters are compared. When the frequencies of the two clocks (clock—1 and clock—2) are equal, both counters (100-1 and 100-2) are incremented at a common frequency and thus, due to the initialization conditions, the contents of both counters can never be equal. Conversely, when the frequencies of the two clocks are different, the counters (100-1 and 100-2) are not increased at a common frequency and thus, after several clock pulses, the contents of the counters are equal, indicating different clock frequencies. In a preferred embodiment, the circular counters (100-1 and 100-2) are 2-bit circular counters.
    • 公开了一种用于比较两个时钟(时钟-1和时钟-2)的频率而不考虑它们的相位的方法和电路。 每个时钟与循环计数器(100-1和100-2)相关联,其被初始化为不同的值,并且比较圆形计数器的内容。 当两个时钟(时钟-1和时钟-2)的频率相等时,两个计数器(100-1和100-2)以公共频率递增,因此,由于初始化条件,两个计数器的内容 永远不能平等 相反,当两个时钟的频率不同时,计数器(100-1和100-2)不以共同频率增加,因此在几个时钟脉冲之后,计数器的内容相等,表示不同的时钟频率 。 在优选实施例中,循环计数器(100-1和100-2)是2位循环计数器。
    • 2. 发明授权
    • Method and apparatus for locating sampling points in a synchronous data stream
    • 用于定位同步数据流中采样点的方法和装置
    • US06795515B1
    • 2004-09-21
    • US09547919
    • 2000-04-11
    • Christopher G. RiedleJean-Claude AbbiateAlain Richard BlancDaniel Wind
    • Christopher G. RiedleJean-Claude AbbiateAlain Richard BlancDaniel Wind
    • H03K19096
    • H04L7/0338H04L7/046
    • An apparatus and process for updating a sample time in a serial link which converts serial data in parallel data. A delay line stores multiple samples of at least two data bits received over the serial link. The contents of the delay line are matched so that they can be analyzed by a processor to determine an optimum sampling position in the delay line. The processor is programmed to analyze contents of the latch by creating a sample mask from a plurality of delay line samples. The sample mask identifies transition edges of first and second data bits within the delay line. The transition edges are validated with respect to the presence, for first and second initial sampling positions for the respective data bits. New sampling positions are determined from the validated edges, and the initial sampling positions are updated with sampling positions which have been determined from the new sampling positions. In this way phase jitter induced by environmental concerns is minimized using new sampling positions along the delay line for coding the data into parallel data.
    • 一种用于更新以并行数据转换串行数据的串行链路中的采样时间的装置和处理。 延迟线存储通过串行链路接收的至少两个数据位的多个样本。 延迟线的内容被匹配,使得它们可以被处理器分析以确定延迟线中的最佳采样位置。 处理器被编程为通过从多个延迟线样本中创建采样掩模来分析锁存器的内容。 采样掩码识别延迟线内的第一和第二数据位的转换边缘。 对于相应数据位的第一和第二初始采样位置的存在,过渡边缘被验证。 从验证的边缘确定新的采样位置,并且利用从新采样位置确定的采样位置更新初始采样位置。 以这种方式,使用沿着延迟线的新采样位置来最小化由环境问题引起的相位抖动,以将数据编码为并行数据。
    • 5. 发明授权
    • Decimation filter for a sigma-delta converter and A/D converter using
the same
    • 用于Σ-Δ转换器和使用其的A / D转换器的抽取滤波器
    • US5461641A
    • 1995-10-24
    • US981157
    • 1992-11-23
    • Jean-Claude AbbiateAlain BlancPatrick JeanniotGerard Richter
    • Jean-Claude AbbiateAlain BlancPatrick JeanniotGerard Richter
    • H03M3/04H03H17/06H04B14/04
    • H03H17/0664
    • A Decimation filter for converting a train of sigma-delta pulses S(i) in synchronism with a sigma-delta clock (fs) into a train of Pulse Coded Modulation (PCM) samples in accordance with the formula ##EQU1## where Cn is the sequence of the coefficients of the decimation filter which corresponds to a determined decimation factor, and the PCM samples being processed by a Digital Signal Processor (DSP). The decimation filter includes a device for storing a digital value representative of the DC component introduced during the sigma-delta coding process, with the digital value being computing by the DSP processor during an initialization phase. The decimation filter further includes a device operating after the latter initialization phase for subtracting the stored digital value from each of the PCM samples so that the resulting sequence of PCM samples appears free of any DC component introduced during the sigma-delta coding. This accurate DC component suppression is achieved without necessitating the use of additional digital signal processor resources from the processor. Preferably, the decimation filter comprises a device for detecting a saturation occurring in the computing of the PCM sample, and responsive to the saturation detection, for transmitting a predetermined PCM sample to the DSP processor.
    • 一种抽取滤波器,用于根据与之对应的抽取滤波器的公式来将与Σ-Δ时钟(fs)同步的Σ-Δ脉冲序列转换成脉冲编码调制(PCM)采样序列 到确定的抽取因子,并且PCM采样由数字信号处理器(DSP)处理。 抽取滤波器包括用于存储代表在Σ-Δ编码处理期间引入的DC分量的数字值的装置,数字值由DSP处理器在初始化阶段期间计算。 抽取滤波器还包括在后一初始化阶段之后操作的装置,用于从每个PCM样本中减去所存储的数字值,使得所得到的PCM样本序列在Σ-Δ编码期间不会出现任何DC分量。 实现这种精确的DC分量抑制,而不需要使用来自处理器的附加数字信号处理器资源。 优选地,抽取滤波器包括用于检测在PCM采样的计算中出现的饱和度并且响应饱和检测用于将预定的PCM采样发送到DSP处理器的装置。
    • 6. 发明授权
    • Data circuit terminating equipment (DCE) including timing arrangements
circuits controlled by processing means
    • 数据电路终端设备(DCE),包括由处理装置控制的定时装置电路
    • US5315622A
    • 1994-05-24
    • US754104
    • 1991-09-03
    • Jean-Claude AbbiateAlain BlancGottfried Ungerboeck
    • Jean-Claude AbbiateAlain BlancGottfried Ungerboeck
    • H04L7/02H04L7/033H04L27/00H04L27/24H04L29/10H04L7/00
    • H04L27/24H04L27/00H04L7/0331
    • Data Circuit Terminating Equipment (DCE) allows the connection of a Data Terminal Equipment (DTE) to a telecommunication line. The DCE includes timing elements for providing the DTE with any desired transmitter signal element timing and any desired receiver signal element timing. The timing elements include processing elements for computing a sequence of digital values A(n) and for deriving therefrom a corresponding sequence of interrupt signals T(n). The receiver signal element timing, the transmitter signal element timing, the transmit sampling clock pulsing the D/A converter and the receive sampling clock pulsing the A/D converter are all controlled by different sequences of digital values computed by the processing elements. By generating appropriate sequences of digital values, the processing elements can provide any desired relationship between the different clocks to satisfy a transmit signal element timing slaved to the receiver signal element timing in synchronous mode, or on an external clock in tailing mode. The timing elements can also provide a transmit sampling clock slaved to the receive sampling clock in order to perform powerful digital echo cancellation techniques. Moreover, the processing elements can control the persistence of a received bit, which if a STOP bit, can allow the compensation of the DTE and the line data throughput difference.
    • 数据电路终端设备(DCE)允许将数据终端设备(DTE)连接到电信线路。 DCE包括用于向DTE提供任何期望的发射机信号元素定时和任何期望的接收机信号元素定时的定时元件。 定时元件包括用于计算数字值A(n)的序列的处理元件,并由此导出相应的中断信号序列T(n)。 接收器信号元件定时,发送器信号元件定时,脉冲D / A转换器的发送采样时钟和脉冲A / D转换器的接收采样时钟都由处理元件计算的不同数字值序列控制。 通过产生数字值的适当序列,处理元件可以在不同时钟之间提供任何期望的关系,以满足在同步模式下或者在拖尾模式下的外部时钟在从属于接收机信号元件定时的发射信号元素定时。 定时元件还可以提供从属于接收采样时钟的发射采样时钟,以执行强大的数字回波消除技术。 此外,处理元件可以控制接收位的持续性,如果STOP位可以允许补偿DTE和线数据吞吐量差。
    • 8. 发明授权
    • Predictive clock recovery circuit
    • 预测时钟恢复电路
    • US4941151A
    • 1990-07-10
    • US252303
    • 1988-10-03
    • Jean-Claude AbbiateAlain BlancPatrick JeanniotEric Lallemand
    • Jean-Claude AbbiateAlain BlancPatrick JeanniotEric Lallemand
    • H04L7/033
    • H04L7/0331
    • A predictive clock extracting circuit having a first circuit for determining the duration between two consecutive transitions of a multilevel digital signal and a second circuit for generating an SPL pulse at half the duration after a third transition following on two consecutive previous transitions. A phase locked oscillator which is driven by said SPL pulse generates the extracted clock signal which is in phase with the SPL pulse and coincides with the center of the eye intervals of said multilevel digital signal. The system includes a first counter N which starts running in response to the detection of the first transition of the multilevel digital signal. The running stops when the second transition occurs. The result N(i) stored into the first counter N at second transition is therefore representative of the duration between the two consecutive first and second transitions. The preferred embodiment of the invention also involves an up/down counter K which generates a second counter K(i) that is expected to be representative of half the value of the first counter N(i). Counter K is adaptively updated by incrementing its current value K(i) by a fixed factor or, on the contrary, by decrementing its current value K(i) by a fixed damping factor.
    • 9. 发明授权
    • Interface device for modems
    • 调制解调器的接口设备
    • US4523322A
    • 1985-06-11
    • US452565
    • 1982-12-23
    • Jean-Claude Abbiate
    • Jean-Claude Abbiate
    • H03L7/099H04L7/00H04L7/033H04L7/02
    • H04L7/0331H03L7/0993
    • An interface device for synchronizing an internally clocked modem and data terminal equipment (DTE) provided with their own clock circuits, each of said own terminal clock circuit providing an external clock signal (RC Ext). The interface includes a PLO generating a recovered clock signal (XCO). At a moment defined by a request to send signal the phases of XCO and RC Ext are compared with each other and a switched clock signal SWC oscillating at a fast rate for a time interval corresponding to the phase delay between RC Ext and XCO and subsequently oscillating at a slow rate, is generated. The signal SWC is used for shifting RC Ext and terminal provided data RD Ext into shift registers respectively. The shifted RC Ext is used for controlling the adjustment of the interface PLO.
    • 一种用于使内部计时的调制解调器与设置有它们自己的时钟电路的数据终端设备(DTE)同步的接口设备,每个所述自己的终端时钟电路提供外部时钟信号(RC Ext)。 接口包括产生恢复时钟信号(XCO)的PLO。 在由发送信号的请求定义的时刻,将XCO和RC Ext的相位相互比较,并且交换时钟信号SWC以快速速率振荡一段对应于RC Ext和XCO之间的相位延迟并随后振荡的时间间隔 以较慢的速度生成。 信号SWC用于将RC Ext和端子提供的数据RD Ext分别移位到移位寄存器中。 移位的RC Ext用于控制接口PLO的调整。
    • 10. 发明授权
    • Service message system for a switching architecture
    • US06661786B1
    • 2003-12-09
    • US09315446
    • 1999-05-20
    • Jean-Claude AbbiateAlain BlancBernard BrezzoSylvie GohlMichel Poret
    • Jean-Claude AbbiateAlain BlancBernard BrezzoSylvie GohlMichel Poret
    • H04L1250
    • H04L49/1523H04L49/552
    • A service message system for a switching architecture including at least one Switch Fabric (10, 20) comprising a switch core (15, 25) located in a centralized building and a set of Switch Core Access Layer (SCAL) elements distributed in different physical areas for the attachment to the different Port adapters (30, 31). Each SCAL elements particularly includes a SCAL receive element (11-i) and a SCAL Xmit element (12-i) for the respective access to one input port and one output port via serial links. The service message is based on the use of a Cell qualifier field at the beginning of each cell, which comprises a first and a second field. The first field is the Filtering Control field which permits an easy decoding of a service message cell, when applicable. The second field is used for determining which particular type of service message is conveyed via the cell. Following the Cell qualifier is the Switch Routing Header (SRH) which permits the characterization of the destination of the cell and is used for controlling the routing process. Preferably, the service message is used in a fault tolerance configuration where two different Switch Fabrics act as a standby to each other and shares a part of the traffic. Each one is configured as a default routing path for some ports adapters and a backup path for the others. In that particular configuration, the service message system of the invention uses the first field of the Cell qualifier to transport a Direct filtering command causing the Switch fabric to route the cell when the SRH is representative of its default output port destination. Conversely, the first field may transport a Reverse filtering command in the first field that causes the Switch fabric to reverse the default routing process. The first field is also used for characterizing a service message cell which the second field indicates the accurate type. Particularly, two types are used for the production of the filling cells when no data cell is to be transmitted at a particular location of the switching architecture.