会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • ASYNCHRONOUS BRIDGE
    • 异步桥
    • US20130138848A1
    • 2013-05-30
    • US13617734
    • 2012-09-14
    • Bub-Chul JeongJae Geun YunJae Gon LeeSoo Wan Hong
    • Bub-Chul JeongJae Geun YunJae Gon LeeSoo Wan Hong
    • G06F13/38
    • G06F13/405
    • An asynchronous bridge includes a transmission unit and a receiving unit. The transmission unit receives a write valid signal and input data from a master circuit, outputs write addresses increment under control of the write valid signal, sequentially stores the input data in memory cells, as directed by write addresses, and then sequentially outputs the stored input data, as directed by read addresses. The receiving unit receives a read ready signal from a slave circuit, determines whether memory cells are valid, based on the write addresses and the read addresses, and then outputs a read valid signal and the input data, based on the determination.
    • 异步桥包括传输单元和接收单元。 发送单元接收写入有效信号并从主电路输入数据,在写入有效信号的控制下输出写入地址增量,按照写入地址的顺序将输入数据依次存储在存储器单元中,然后顺序输出存储的输入 数据,按读取地址指示。 接收单元基于写入地址和读取地址接收来自从属电路的准备就绪信号,确定存储器单元是否有效,然后基于该确定输出读取有效信号和输入数据。
    • 5. 发明申请
    • SYSTEM ON CHIP BUS SYSTEM AND A METHOD OF OPERATING THE BUS SYSTEM
    • 系统在芯片总线系统和一种操作总线系统的方法
    • US20120221754A1
    • 2012-08-30
    • US13403568
    • 2012-02-23
    • Sung-min HongJae-geun Yun
    • Sung-min HongJae-geun Yun
    • G06F13/00
    • G06F13/00G06F13/42G06F2213/0038
    • A bus system of a system on chip (SoC) includes a first and a second masters, a first slave, and a first and a second control modules. The control modules generates a first and a second access control state signals in response to a first locking access preparation request signal from a corresponding master. The access control signals are broadcasted between the first and the second control modules through a communication channel.A method of operating a bus system in a locked access mode includes allowing one of masters to access one of slaves through a control module and restricting other masters from accessing the one of slaves through other control modules connecting the other masters and the one of slaves in accordance with a control state signal.
    • 片上系统(SoC)的总线系统包括第一和第二主机,第一从机以及第一和第二控制模块。 控制模块响应于来自相应主机的第一锁定访问准备请求信号而产生第一和第二访问控制状态信号。 访问控制信号通过通信信道在第一和第二控制模块之间广播。 以锁定访问模式操作总线系统的方法包括允许主机中的一个主机通过控制模块访问从站中的一个,并且通过控制模块的其中一个主机和其他主机之间的其他控制模块限制其他主机访问从站中的一个 根据控制状态信号。
    • 9. 发明授权
    • System on chip bus system and a method of operating the bus system
    • 系统片上总线系统和一种操作总线系统的方法
    • US09003092B2
    • 2015-04-07
    • US13403568
    • 2012-02-23
    • Sung-min HongJae-geun Yun
    • Sung-min HongJae-geun Yun
    • G06F12/00G06F13/00
    • G06F13/00G06F13/42G06F2213/0038
    • A bus system of a system on chip (SoC) includes a first and a second masters, a first slave, and a first and a second control modules. The control modules generates a first and a second access control state signals in response to a first locking access preparation request signal from a corresponding master. The access control signals are broadcasted between the first and the second control modules through a communication channel.A method of operating a bus system in a locked access mode includes allowing one of masters to access one of slaves through a control module and restricting other masters from accessing the one of slaves through other control modules connecting the other masters and the one of slaves in accordance with a control state signal.
    • 片上系统(SoC)的总线系统包括第一和第二主机,第一从机以及第一和第二控制模块。 控制模块响应于来自相应主机的第一锁定访问准备请求信号而产生第一和第二访问控制状态信号。 访问控制信号通过通信信道在第一和第二控制模块之间广播。 以锁定访问模式操作总线系统的方法包括允许主机中的一个主机通过控制模块访问从站中的一个,并且通过控制模块的其中一个主机和其他主机之间的其他控制模块限制其他主机访问从站中的一个 根据控制状态信号。