会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Memory device having multiple channels and method for accessing memory in the same
    • 具有多个通道的存储器件和用于访问存储器的方法
    • US08689079B2
    • 2014-04-01
    • US13333345
    • 2011-12-21
    • Yoko MasuoTaichiro YamanakaHironobu Miyamoto
    • Yoko MasuoTaichiro YamanakaHironobu Miyamoto
    • H03M13/00
    • G06F11/141
    • According to one embodiment, a command generator sequentially and speculatively issues channel-by-channel access commands to a memory interface in a predetermined access process. A purger returns a series of unexecuted already-issued access commands using a purge response if an error occurs in any of memory accesses via a plurality of channels. A command progress manager updates command progress information such that the command progress on each of the plurality of channels returns to a position specified in an oldest access command of a series of the returned access commands issued to the channel. The command generator issues the channel-by-channel access commands including the oldest access command to the memory interface based on the updated command progress information.
    • 根据一个实施例,命令发生器在预定的访问过程中顺序地并且推测地向存储器接口发送逐个通道访问命令。 如果在通过多个通道的任何存储器访问中发生错误,则清除器使用清除响应返回一系列未执行的已发出的访问命令。 命令进度管理器更新命令进度信息,使得多个通道中的每个通道上的命令进程返回到发布到通道的一系列返回的访问命令的最早访问命令中指定的位置。 命令生成器根据更新的命令进度信息发出逐个通道访问命令,包括对存储器接口的最早访问命令。
    • 4. 发明授权
    • Field effect transistor
    • 场效应晶体管
    • US08618578B2
    • 2013-12-31
    • US13147676
    • 2010-02-03
    • Kazuki OtaYasuhiro OkamotoHironobu Miyamoto
    • Kazuki OtaYasuhiro OkamotoHironobu Miyamoto
    • H01L29/66
    • H01L29/4236H01L29/1029H01L29/2003H01L29/42316H01L29/66462H01L29/66621H01L29/7783H01L29/7787
    • A field effect transistor includes a nitride-based semiconductor multi-layer structure, a source electrode (108), a drain electrode (109), a protective film (110), and a gate electrode (112) that is provided in a recess structure, which is formed by etching, directly or with a gate insulating film interposed therebetween. The nitride-based semiconductor multi-layer structure includes at least a base layer (103) made of AlXGa1-XN (0≦1), a channel layer (104) made of GaN or InGaN, a first electron supply layer (105), which is an undoped or n-type AlYGa1-YN layer, a threshold value control layer (106), which is an undoped AlZGa1-ZN layer, and a second electron supply layer (107), which is an undoped or n-type AlWGa1-WN layer, epitaxially grown in this order on a substrate (101) with a buffer layer (102) interposed therebetween. The Al composition of each layer in the nitride-based semiconductor multi-layer structure satisfies 0
    • 场效应晶体管包括氮化物基半导体多层结构,源电极(108),漏电极(109),保护膜(110)和设置在凹槽结构中的栅电极(112) ,其通过蚀刻直接形成,或者在其间插入栅极绝缘膜。 所述氮化物系半导体多层结构至少包括由Al x Ga 1-x N(0 1)构成的基极层(103),由GaN或InGaN构成的沟道层(104),第1电子供给层(105) 其是未掺杂的或n型AlYGa1-YN层,作为未掺杂的AlZGa1-ZN层的阈值控制层(106)和作为未掺杂的或n型AlWGa1的第二电子供给层(107) -WN层,在衬底(101)上依次外延生长,缓冲层(102)插入其间。 氮化物类半导体多层结构中的各层的Al组成满足0
    • 8. 发明申请
    • SEMICONDUCTOR DEVICE, FIELD-EFFECT TRANSISTOR, AND ELECTRONIC DEVICE
    • 半导体器件,场效应晶体管和电子器件
    • US20120228674A1
    • 2012-09-13
    • US13497557
    • 2010-06-16
    • Yasuhiro OkamotoKazuki OtaTakashi InoueHironobu MiyamotoTatsuo NakayamaYuji Ando
    • Yasuhiro OkamotoKazuki OtaTakashi InoueHironobu MiyamotoTatsuo NakayamaYuji Ando
    • H01L29/78
    • H01L29/7813H01L29/1054H01L29/2003H01L29/201H01L29/205H01L29/267H01L29/41741H01L29/41766H01L29/4236H01L29/66734
    • Provided is a semiconductor device capable of suppressing an occurrence of a punch-through phenomenon.A semiconductor device includes a substrate 1, a first n-type semiconductor layer 2, a p-type semiconductor layer 3, a second n-type semiconductor layer 4, a drain electrode 13, a source electrode 11, a gate electrode 12, and a gate insulation film 21, wherein the first n-type semiconductor layer 2, the p-type semiconductor layer 3, and the second n-type semiconductor layer 4 are laminated on the substrate 1 in this order. The drain electrode 13 is in ohmic-contact with the first n-type semiconductor layer 2. The source electrode 11 is in ohmic-contact with the second n-type semiconductor layer 4. An opening portion to be filled or a notched portion that extends from an upper surface of the second n-type semiconductor layer 4 to an upper part of the first n-type semiconductor layer 2 is formed at a part of the p-type semiconductor layer 3 and a part of the second n-type semiconductor layer 4. The gate electrode 12 is in contact with an upper surface of the first n-type semiconductor layer 2, side surfaces of the p-type semiconductor layer 3, and side surfaces of the second n-type semiconductor layer 4 at inner surfaces of the opening portion to be filled or a surface of the notched portion via the gate insulation film 21. The p-type semiconductor layer 3 has a positive polarization charge at a first n-type semiconductor layer 2 side in a state where a voltage is applied to none of the electrodes.
    • 提供能够抑制穿通现象发生的半导体装置。 半导体器件包括衬底1,第一n型半导体层2,p型半导体层3,第二n型半导体层4,漏极13,源电极11,栅电极12和 栅极绝缘膜21,其中第一n型半导体层2,p型半导体层3和第二n型半导体层4依次层压在基板1上。 漏电极13与第一n型半导体层2欧姆接触。源电极11与第二n型半导体层4欧姆接触。要填充的开口部分或延伸的缺口部分 从第二n型半导体层4的上表面到第一n型半导体层2的上部形成在p型半导体层3的一部分上,第二n型半导体层的一部分 栅电极12与第一n型半导体层2的上表面,p型半导体层3的侧表面和第二n型半导体层4的内表面的侧表面接触 待填充的开口部分或经由栅极绝缘膜21的切口部分的表面。在施加电压的状态下,p型半导体层3在第一n型半导体层2侧具有正极化电荷 没有电极。
    • 9. 发明申请
    • MEMORY DEVICE HAVING MULTIPLE CHANNELS AND METHOD FOR ACCESSING MEMORY IN THE SAME
    • 具有多个通道的存储器件和用于存储器件的存储器
    • US20120221921A1
    • 2012-08-30
    • US13333345
    • 2011-12-21
    • Yoko MASUOTaichiro YamanakaHironobu Miyamoto
    • Yoko MASUOTaichiro YamanakaHironobu Miyamoto
    • G06F11/08G06F12/00
    • G06F11/141
    • According to one embodiment, a command generator sequentially and speculatively issues channel-by-channel access commands to a memory interface in a predetermined access process. A purger returns a series of unexecuted already-issued access commands using a purge response if an error occurs in any of memory accesses via a plurality of channels. A command progress manager updates command progress information such that the command progress on each of the plurality of channels returns to a position specified in an oldest access command of a series of the returned access commands issued to the channel. The command generator issues the channel-by-channel access commands including the oldest access command to the memory interface based on the updated command progress information.
    • 根据一个实施例,命令发生器在预定的访问过程中顺序地并且推测地向存储器接口发送逐个通道访问命令。 如果在通过多个通道的任何存储器访问中发生错误,则清除器使用清除响应返回一系列未执行的已发出的访问命令。 命令进度管理器更新命令进度信息,使得多个通道中的每个通道上的命令进程返回到发布到通道的一系列返回的访问命令的最早访问命令中指定的位置。 命令生成器根据更新的命令进度信息发出逐个通道访问命令,包括对存储器接口的最早访问命令。