会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Interleaving for mobile communications
    • 交错移动通信
    • US20060140142A1
    • 2006-06-29
    • US10528604
    • 2002-09-24
    • Ralf KuklaGerd MorsbergerGeorg SporleinGerhard GoedertEdmund Goetz
    • Ralf KuklaGerd MorsbergerGeorg SporleinGerhard GoedertEdmund Goetz
    • H04Q7/00
    • H03M13/27H04L1/0045H04L1/0071
    • A method for processing a bit sequence in a digital communication system, includes the steps of (a) storing the bits of said bit sequence at locations of a memory means indicated by a first interleaving scheme, (b) converting output bit positions into input bit positions according to an inverse of a second interleaving scheme, (c) reading out bits stored at locations of said memory means corresponding to said input bit positions, thereby generating an interleaved sequence which is interleaved according to said first and said second interleaving schemes, and (d) processing said interleaved sequence according to further physical processing steps. Alternatively, step (a) may include storing the bits of said input bit sequence in a memory means and step (b) may include converting output bit positions into input bit positions according to the inverse of a sequential application of a first interleaving scheme and a second interleaving scheme.
    • 一种用于处理数字通信系统中的比特序列的方法,包括以下步骤:(a)将所述比特序列的比特存储在由第一交织方案指示的存储器装置的位置处,(b)将输出比特位置转换成输入比特 根据第二交织方案的倒数,(c)读出存储在与所述输入比特位置对应的所述存储装置的位置处的比特,从而产生根据所述第一和所述第二交织方案进行交织的交错序列,以及 (d)根据进一步的物理处理步骤处理所述交错序列。 或者,步骤(a)可以包括将所述输入比特序列的比特存储在存储装置中,并且步骤(b)可以包括根据第一交织方案的顺序应用的反向将输出比特位置转换成输入比特位置 第二交织方案。
    • 3. 发明授权
    • Interleaving for mobile communications
    • 交错移动通信
    • US07269149B2
    • 2007-09-11
    • US10528604
    • 2002-09-24
    • Ralf KuklaGerd MorsbergerGeorg SporleinGerhard GoedertEdmund Goetz
    • Ralf KuklaGerd MorsbergerGeorg SporleinGerhard GoedertEdmund Goetz
    • H04Q7/00
    • H03M13/27H04L1/0045H04L1/0071
    • A method for processing a bit sequence in a digital communication system, includes the steps of (a) storing the bits of said bit sequence at locations of a memory means indicated by a first interleaving scheme, (b) converting output bit positions into input bit positions according to an inverse of a second interleaving scheme, (c) reading out bits stored at locations of said memory means corresponding to said input bit positions, thereby generating an interleaved sequence which is interleaved according to said first and said second interleaving schemes, and (d) processing said interleaved sequence according to further physical processing steps. Alternatively, step (a) may include storing the bits of said input bit sequence in a memory means and step (b) may include converting output bit positions into input bit positions according to the inverse of a sequential application of a first interleaving scheme and a second interleaving scheme.
    • 一种用于处理数字通信系统中的比特序列的方法,包括以下步骤:(a)将所述比特序列的比特存储在由第一交织方案指示的存储器装置的位置处,(b)将输出比特位置转换成输入比特 根据第二交织方案的倒数,(c)读出存储在与所述输入比特位置对应的所述存储装置的位置处的比特,从而产生根据所述第一和所述第二交织方案进行交织的交错序列,以及 (d)根据进一步的物理处理步骤处理所述交错序列。 或者,步骤(a)可以包括将所述输入比特序列的比特存储在存储装置中,并且步骤(b)可以包括根据第一交织方案的顺序应用的反向将输出比特位置转换成输入比特位置 第二交织方案。
    • 4. 发明申请
    • Apparatus and method for flexible data rate matching
    • 灵活数据速率匹配的装置和方法
    • US20050105605A1
    • 2005-05-19
    • US10500538
    • 2002-09-18
    • Gerd MorsbergerStefan SchutzGeorg Sporlein
    • Gerd MorsbergerStefan SchutzGeorg Sporlein
    • H04L1/00H04L1/08H04Q1/20
    • H04L1/0043H04L1/0069H04L1/0071H04L1/08
    • This invention relates to a flexible rate matching method, comprising the steps of: a) receiving a continuous stream of data items at a prespecified rate of a clock signal in a configurable data shift register; b) storing, for each data item stored in the data shirt register, an associated indication of validity in a configurable validity shift register and shifting the indications of validity at said prespecified rate; c) modifying the contents of the data shift register and the validity shift register through puncture/repetition operations so as to achieve a rate matching, and d) outputting valid data items at said prespecified rate using said indications of validity stored in the validity shift register. The invention also relates to a corresponding flexible rate matching apparatus as well as to a computer program product and a processor program product.
    • 本发明涉及一种灵活的速率匹配方法,包括以下步骤:a)以可配置数据移位寄存器中的时钟信号的预定速率接收数据项的连续流; b)对于存储在数据移位寄存器中的每个数据项存储可配置的有效性移位寄存器中的有效性的相关指示,并以所述预定速率移位有效性的指示; c)通过穿刺/重复操作来修改数据移位寄存器和有效移位寄存器的内容以便实现速率匹配,以及d)使用存储在有效移位寄存器中的所述有效性指示,以所述预定速率输出有效数据项 。 本发明还涉及相应的灵活速率匹配装置以及计算机程序产品和处理器程序产品。