会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 84. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US06392947B1
    • 2002-05-21
    • US09186315
    • 1998-11-04
    • Masashi Hashimoto
    • Masashi Hashimoto
    • G11C700
    • G11C7/1051
    • To efficiently access pixel data stored in memory in the X direction and Y direction when carrying out error correction processing. In a data output section 10, a pixel block consisting the desired 2×2 pixel data W1-W4 is selected by inputting a address, and pixel data continuously aligned in an arbitrary direction, that is, in the X direction or Y direction, are output inputting output pixel selection signals V1 and V2. Specifically, two pixels W1, W2, or W3, W4, which are continuously aligned in the X direction, are selected when signals V1 and V2=0 and V1=0 and V2=1, and two arbitrary pixels W1, W3 or W2, W4, which are continuously aligned in the Y direction, are selected when signal V1=1 and V2=0 and V1 and V2=1.
    • 在进行纠错处理时,有效地存取存储在X方向和Y方向的存储器中的像素数据。 在数据输出部10中,通过输入地址来选择构成期望的2×2像素数据W1-W4的像素块,并且在任意方向,即在X方向或Y方向上连续排列的像素数据被输出 输出像素选择信号V1和V2。 具体地说,当信号V1和V2 = 0,V1 = 0和V2 = 1时,选择在X方向上连续排列的两个像素W1,W2或W3,W4,并且两个任意像素W1,W3或W2, 当信号V1 = 1和V2 = 0,V1和V2 = 1时,选择在Y方向上连续排列的W4。
    • 86. 发明授权
    • Apparatus and method for a dynamic random access architecture
    • 一种用于动态随机存取架构的装置和方法
    • US5910926A
    • 1999-06-08
    • US923695
    • 1997-09-04
    • Masashi Hashimoto
    • Masashi Hashimoto
    • G11C11/409G11C7/06G11C11/401G11C11/407G11C8/00
    • G11C7/06
    • A memory unit 30 is provided with a first and second sense amplifier array 32A and 32B. The storage cells 31 of the memory unit are coupled to both sense amplifier arrays. A control unit 34 is provided which controls the operation of the two sense amplifier arrays. The control unit determines through which sense amplifier array data signals are transferred to and from the storage cells. The sense amplifier array not exchanging signals with the I/O terminals can perform the precharge operations and write-back operations. Synchronous operation of the memory unit and a data processing unit can be maintained by alternating the sense amplifier array performing the current memory access operation.
    • 存储单元30设置有第一和第二读出放大器阵列32A和32B。 存储单元的存储单元31耦合到两个读出放大器阵列。 提供控制单元34,其控制两个读出放大器阵列的操作。 控制单元确定哪个读出放大器阵列的数据信号被传送到和从存储单元传送。 不与I / O端子交换信号的读出放大器阵列可以执行预充电操作和回写操作。 可以通过交替执行当前存储器存取操作的读出放大器阵列来保持存储器单元和数据处理单元的同步操作。