会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 51. 发明授权
    • DQS postamble filtering
    • DQS后同步码过滤
    • US07031222B1
    • 2006-04-18
    • US11046007
    • 2005-01-28
    • Sanjay K. CharagullaChiakang SungJoseph HuangBonnie I. WangYan Chong
    • Sanjay K. CharagullaChiakang SungJoseph HuangBonnie I. WangYan Chong
    • G11C8/00
    • H03K5/135G11C7/1051G11C7/1066G11C7/1078G11C7/1093G11C7/22H03M9/00
    • Circuits, methods, and apparatus for filtering signals at a high-speed data interface. One exemplary embodiment is particularly configured to filter a clock signal at the end of a data burst received by a double-data rate memory interface. A clock input port is either connected or disconnected to an input cell. When a data burst is to be received, the clock input port is connected to the input cell. When the data burst concludes, the clock input port is disconnected from the input cell. In a specific embodiment, a signal is received indicating that a data burst is about to begin and the clock input port is connected to the input cell. The signal later changes state indicating that the last data bit is being received. When the last clock edge corresponding to the last data bit is received, the clock input port is disconnected from the input cell.
    • 用于在高速数据接口处过滤信号的电路,方法和装置。 一个示例性实施例被特别地配置为在由双数据速率存储器接口接收的数据突发结束时对时钟信号进行滤波。 时钟输入端口与输入单元连接或断开。 当接收到数据脉冲串时,时钟输入端口连接到输入单元。 当数据突发结束时,时钟输入端口与输入单元断开连接。 在具体实施例中,接收到指示数据脉冲串即将开始并且时钟输入端口连接到输入单元的信号。 该信号随后改变指示正在接收最后一个数据位的状态。 当接收到与最后一个数据位相对应的最后一个时钟沿时,时钟输入端口与输入单元断开。
    • 57. 发明授权
    • Circuit design technique for DQS enable/disable calibration
    • DQS的电路设计技术启用/禁用校准
    • US08787097B1
    • 2014-07-22
    • US13250155
    • 2011-09-30
    • Yan ChongJoseph HuangSean Shau-Tu LuPradeep NagarajanChiakang Sung
    • Yan ChongJoseph HuangSean Shau-Tu LuPradeep NagarajanChiakang Sung
    • G11C7/00
    • G06F17/5031G06F2217/84G11C7/1066
    • Systems and methods are disclosed for calibrating a Data Strobe (DQS) enable/disable signal and for tracking the timing of the DQS enable/disable signal with respect to changes in voltage and temperature (VT) in order to improve the timing margin of the DQS enable/disable signal in programmable devices using Double Data Rate (DDR) memory. In an exemplary embodiment, the system includes a gating circuit, a sampling circuit, and a delay chain tracking circuit. The gating circuit receives a DQS enable signal and a input DQS signal, calibrates the DQS enable signal based on an amount of delay, and outputs the calibrated DQS signal. The sampling circuit provides the amount of delay to the gating circuit based on a sampling clock. The delay chain tracking circuit maintains the timing of the calibrated DQS enable signal over a plurality of clock cycles based on the sampling clock and a leveling clock.
    • 公开了用于校准数据选通(DQS)使能/禁止信号的系统和方法,并且用于跟踪DQS使能/禁止信号相对于电压和温度(VT)的变化的定时,以便改善DQS的定时裕度 使用双倍数据速率(DDR)存储器在可编程器件中启用/禁用信号。 在示例性实施例中,该系统包括门控电路,采样电路和延迟链跟踪电路。 门控电路接收DQS使能信号和输入DQS信号,根据延迟量校准DQS使能信号,并输出校准的DQS信号。 采样电路基于采样时钟向门控电路提供延迟量。 延迟链跟踪电路基于采样时钟和调平时钟在多个时钟周期上维持校准的DQS使能信号的定时。
    • 59. 发明授权
    • High-performance memory interface circuit architecture
    • 高性能存储器接口电路架构
    • US07535275B1
    • 2009-05-19
    • US11789598
    • 2007-04-24
    • Joseph HuangChiakang SungPhilip PanYan ChongAndy L. LeeBrian D. Johnson
    • Joseph HuangChiakang SungPhilip PanYan ChongAndy L. LeeBrian D. Johnson
    • H03L7/00
    • H03L7/0812G11C7/22G11C7/222H03L7/0805
    • A programmable memory interface circuit includes a programmable DLL delay chain, a phase offset control circuit and a programmable DQS delay chain. The DLL delay chain uses a set of serially connected delay cells, a programmable switch, a phase detector and a digital counter to generate a coarse phase shift control setting. The coarse phase shift control setting is then used to pre-compute a static residual phase shift control setting or generate a dynamic residual phase shift control setting, one of which is chosen by the phase offset control circuit to be added to or subtracted from the coarse phase shift control setting to generate a fine phase shift control setting. The coarse and fine phase shift control settings work in concert to generate a phase-delayed DQS signal that is center-aligned to its associated DQ signals.
    • 可编程存储器接口电路包括可编程DLL延迟链,相位偏移控制电路和可编程DQS延迟链。 DLL延迟链使用一组串行连接的延迟单元,可编程开关,相位检测器和数字计数器来产生粗略的相移控制设置。 然后,粗略的相移控制设置用于预先计算静态残留相移控制设置或生成动态残留相移控制设置,其中一个由相位偏移控制电路选择以被加到或从粗略 相移控制设置,以产生精细的相移控制设置。 粗调和精细相移控制设置一致地产生相位延迟的DQS信号,其中心对准其相关联的DQ信号。