会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 22. 发明专利
    • Decoder circuit
    • 解码器电路
    • JPS6122493A
    • 1986-01-31
    • JP14237984
    • 1984-07-11
    • Hitachi LtdHitachi Micro Comput Eng Ltd
    • MURANAKA MASAYAKAJIMOTO TAKESHIMATSUURA NOBUMI
    • G11C11/408G11C11/34
    • PURPOSE: To offset leak current without increasing an occupied area, to secure a decoder output at non-selection for a long period and to prevent the multiple selection by connection a high resistance element in parallel to a precharge MOSFET and compensating the leak current.
      CONSTITUTION: A node x
      0 is made at H level by a precharged pulse ϕp through a P-channel FETQp. As long as any one of address input N-channel FETs Q
      21 , Q
      22 ... is off in the nonselective state through a row address buffer X-ADB, the node x
      0 is brought into the H level nonselective state. In such a case, the leak current can be compensated by the P-channel FETQr of a high resistance element, which is always on in parallel with the FETQp, through the FETs Q
      21 , Q
      22 .... Thus the leak current can be canceled out without increasing an occupied area, and a decoder output at the non-selection can be secured for a long time, thereby preventing the occurrence of erroneous operation at multiple selection.
      COPYRIGHT: (C)1986,JPO&Japio
    • 目的:为了在不增加占用面积的情况下消除泄漏电流,长时间保证解码器输出处于非选择状态,并通过连接高电阻元件并与预充电MOSFET并补偿漏电流来防止多重选择。 构成:通过P沟道FETQp通过预充电脉冲激光器在H电平上使节点x0成为。 只要地址输入N沟道FET Q21,Q22 ...中的任何一个在非选择状态下通过行地址缓冲器X-ADB截止,则节点x0进入H电平非选择状态。 在这种情况下,可以通过FET Q21,Q22 ...总是与FETQp并联的高电阻元件的P沟道FETQr来补偿漏电流。因此,漏电流可以被取消 在不增加占用面积的情况下,可以长时间确保非选择时的解码器输出,从而防止多次选择时发生错误操作。
    • 23. 发明专利
    • Dynamic ram
    • 动态RAM
    • JPS6129488A
    • 1986-02-10
    • JP14956084
    • 1984-07-20
    • Hitachi LtdHitachi Micro Comput Eng Ltd
    • MATSUURA NOBUMIMIYAZAWA KAZUYUKIYANAGISAWA KAZUMASA
    • G11C11/407G11C11/34
    • PURPOSE: To speed up further a high speed action and to improve an action margin by controlling the timing when the selection level of a word line is raised at a high level more than a power source voltage by means of a word line selection/activation circuit for consisting of a circuit similar to an address decoder.
      CONSTITUTION: A memory cell for storing information is constituted of an information storing capacitor and an address selecting MOSFET, and selected by an address decoder R-DCR2. Synchronizing with a selecting action, an address decoder R-DCR1 constituted of circuits similar to said decoder R-DCR2 operates as an activating circuit. With the supply of an address signal, a word line selection timing signal ϕx is transmitted from a node between FETs Q39 and Q40, and its voltage is raised at a high level more than a power source V
      cc of the signal ϕx by inverter circuits 1V2W1V5 serially connected to a bootstrap CB. Thus an RAM can act at a high speed, and simultaneously its action margin can be improved.
      COPYRIGHT: (C)1986,JPO&Japio
    • 目的:通过字线选择/激活电路,当字线的选择电平升高到高于电​​源电压的高电平时,通过控制定时来加速进一步的高速动作并提高动作余量 用于由地址解码器类似的电路组成。 构成:用于存储信息的存储单元由信息存储电容器和地址选择MOSFET构成,并由地址解码器R-DCR2选择。 与选择动作同步,由与解码器R-DCR2类似的电路构成的地址解码器R-DCR1作为激活电路进行动作。 通过提供地址信号,从FET Q39和Q40之间的节点发送字线选择定时信号phix,并且其电压比反相器电路1V2-的信号phix的电源Vcc高出高电平, 1V5串联连接到自举CB。 因此,RAM能够以高速行动,同时可以提高其动作余量。
    • 25. 发明专利
    • DYNAMIC RAM
    • JPS60119697A
    • 1985-06-27
    • JP22687983
    • 1983-12-02
    • HITACHI MICROCUMPUTER ENGHITACHI LTD
    • MATSUURA NOBUMI
    • G11C11/409G11C11/34
    • PURPOSE:To improve the operating margin by operating selectively an MOSFET provided between complementary data line pairs and a power supply voltage terminal to attain active restorage operation. CONSTITUTION:Storage information of a memory cell is read to the complementary data lines DL, -DL and the level of a timing signal phi2 is decreased, then an MOSFETQ4 connected to the data line -DL brought into a low level keeps the ON state and an MOSFETQ16 is turned off. When an active restorage control signal phi reaches a high level boosted to the power voltage VCC or over, the level is given to a gate of an MOSFETQ1 through an MOSFETQ15, the Q1 is turned on so as to restore the level of the data line DL to a high level like the power voltage VCC. Since the signal phi1 is not given to the gate of an MOSFET Q3, the Q3 remains turned off. The flowing of the current from the power supply voltage terminal to the data line -DL is prevented. The leading of the low level is increased and the sensitivity is improved.
    • 27. 发明专利
    • Semiconductor integrated circuit device
    • 半导体集成电路设备
    • JPS6180594A
    • 1986-04-24
    • JP19961684
    • 1984-09-26
    • Hitachi LtdHitachi Micro Comput Eng Ltd
    • MATSUMOTO TETSUOMATSUURA NOBUMI
    • G11C11/408G11C11/34
    • PURPOSE: To prevent an external signal from influencing the signal by the internal circuit by supplying selectively a signal formed by an internal circuit to the output side of an amplifying circuit which amplifies a signal supplied from the external terminal, executing an amplifying action selectively and changing over both signals.
      CONSTITUTION: A timing signal ϕ
      1 is supplied to a refreshing address buffer of a dynamic RAM, and then, an amplifying circuit, which amplifies an external address Ar, becomes an action condition. A refreshing address air and inversion ari of an internal signal from at an address counter of the internal circuit by a timing signal ϕ
      2 at the time of timing without a signal ϕ
      1 independently to the signal ϕ
      1 , are amplified by the same amplifying circuit, become an address ai and an inversion ai and is outputted from an output end of the amplifying circuit of an address Ai. A signal by the internal circuit with an change- over output of the external address and the internal address will not be influenced by the external signal, and the refreshing, etc., of the dynamic RAM are executed properly.
      COPYRIGHT: (C)1986,JPO&Japio
    • 目的:为了防止外部信号由内部电路影响信号,通过选择性地将内部电路形成的信号提供给放大电路的输出侧,该放大电路放大从外部端子提供的信号,选择性地执行放大动作并改变 两个信号。 构成:将定时信号phi1提供给动态RAM的刷新地址缓冲器,然后放大外部地址Ar的放大电路成为动作条件。 通过相同的放大电路对与内部电路的地址计数器的内部信号进行更新的定时信号phi2的定时信号phi2而不具有与信号phi1独立的信号phi1的定时信号phi2, 地址ai和反相ai,并从地址Ai的放大电路的输出端输出。 具有外部地址和内部地址的转换输出的内部电路的信号不受外部信号的影响,动态RAM的刷新等被正确执行。