会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Method of automatic dummy layout generation
    • 自动虚拟布局生成方法
    • US5790417A
    • 1998-08-04
    • US718735
    • 1996-09-25
    • Ying-Chen ChaoChia-Hsiang ChenJhy-Sheng Sheu
    • Ying-Chen ChaoChia-Hsiang ChenJhy-Sheng Sheu
    • G06F17/50H01L23/528
    • G06F17/5068H01L23/528H01L2924/0002
    • A method is provided for producing a dummy pattern for an I.C. semiconductor device multi-layer interconnection metallurgy, having a planar global top surface with a dummy pattern for a circuit for use with conductor lines in the circuit pattern. Create a reverse pattern which is a complement of a widened conductor lines in the circuit pattern with openings about the location of the circuit pattern and provide a dummy cross grid pattern. A gridded dummy pattern is generated by creating a dummy grid pattern of the reverse pattern combining it with the negative of the dummy cross grid pattern leaving a cross grid of dummy elements and openings about the location of the circuit pattern. Provide a revised pattern by adding the circuit pattern to the gridded dummy pattern. Take the product of a contact layout pattern multiplied times the sizing operator multiplied times a separation parameter. Then subtract the sized and separated contact layout pattern from the gridded dummy pattern. Then multiply the dummy pattern times a function of sizing operators, and provide a revised contact and circuit pattern by adding the circuit pattern to the sized dummy pattern.
    • 提供了一种用于产生I.C.的虚拟图案的方法。 半导体器件多层互连冶金,具有平面全局顶表面,其具有用于电路图案中的导线的电路的虚拟图案。 创建一个反向图案,该反向图案是电路图案中的加宽导体线的补码,其中围绕电路图案的位置具有开口并提供虚拟的交叉格局图案。 通过创建反向图案的虚拟网格图案来生成网格虚拟图案,其将虚拟网格图案与虚拟十字网格图案的负片组合,留下围绕电路图案的位置的虚拟元素和开口的十字网格。 通过将电路图案添加到网格的虚拟图案中来提供修改的图案。 将联系人布局图案乘以倍数乘以乘以分离参数的乘积。 然后从网格虚拟模式中减去大小和分隔的联系人布局模式。 然后将虚拟图案乘以尺寸操作符的函数,并通过将电路图案添加到大小的虚拟图案中来提供修改的接触和电路图案。
    • 9. 发明申请
    • SYSTEM ERROR ANALYSIS METHOD AND THE DEVICE USING THE SAME
    • 系统误差分析方法和使用该装置的装置
    • US20130166957A1
    • 2013-06-27
    • US13433556
    • 2012-03-29
    • Chia-Hsiang Chen
    • Chia-Hsiang Chen
    • G06F11/07
    • G06F11/008G06F11/079
    • A system error analysis device which includes a top unit and a storage unit coupled to the top module is mentioned. The storage unit is configured to store each of the input data, each of the output data and each of the bus data transmitted by the top unit. When receiving an interrupting signal, the system error analysis device outputs the input data, the output data and the bus data stored as soon as the interrupting signal is received and the input data, the output data and the bus data stored before the receiving of the interrupting signal. Accordingly, by comparing and analyzing the data output by system error analysis device, the system employing the system error analysis device is able to obtain the reason of the generation of the interrupting signal.
    • 提及一种包括顶部单元和耦合到顶部模块的存储单元的系统误差分析装置。 存储单元被配置为存储每个输入数据,每个输出数据和由顶部单元发送的每个总线数据。 当接收到中断信号时,系统误差分析装置在接收到中断信号之后输出存储的输入数据,输出数据和总线数据,并且在接收到中断信号之前存储输入数据,输出数据和总线数据 中断信号。 因此,通过比较和分析由系统误差分析装置输出的数据,采用系统误差分析装置的系统能够获得产生中断信号的原因。