会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Method to form self-sealing air gaps between metal interconnects
    • 在金属互连之间形成自密封气隙的方法
    • US06228770B1
    • 2001-05-08
    • US09531784
    • 2000-03-21
    • Yelehanka Ramachandramurthy PradeepVijai Kumar ChhaganHenry GerungMadhusudan Mukhopadhyay
    • Yelehanka Ramachandramurthy PradeepVijai Kumar ChhaganHenry GerungMadhusudan Mukhopadhyay
    • H01L2100
    • H01L21/7682
    • A new method of forming metal interconnects with air gaps between adjacent interconnects in the manufacture of an integrated circuit device is achieved. A semiconductor substrate is provided. The metal interconnects are formed overlying the semiconductor substrate. A silicon nitride liner layer is deposited. A gap filling oxide layer is deposited to fill gaps between adjacent metal interconnects. The gap filling oxide layer is polished down to the silicon nitride liner layer. A silicon nitride thin layer is deposited. The silicon nitride thin layer is patterned using an oversized, reverse mask of the metal interconnects. The patterning of the silicon nitride thin layer creates openings to thereby expose a portion of the gap filling oxide. The gap filling oxide layer is etched away. A self-sealing oxide layer is deposited overlying the silicon nitride thin layer and the silicon nitride liner layer. The self-sealing oxide layer seals over the gaps between the silicon nitride thin layer and the silicon nitride liner layer to thereby form permanent air gaps between the adjacent metal interconnects, and the integrated circuit is completed.
    • 实现了在制造集成电路器件中在相邻互连之间形成具有气隙的金属互连的新方法。 提供半导体衬底。 金属互连形成在半导体衬底上。 沉积氮化硅衬垫层。 沉积间隙填充氧化物层以填充相邻的金属互连之间的间隙。 间隙填充氧化物层被抛光到氮化硅衬垫层。 沉积氮化硅薄层。 使用金属互连的过大的反向掩模来对氮化硅薄层进行构图。 氮化硅薄层的图案化形成开口,从而暴露间隙填充氧化物的一部分。 间隙填充氧化物层被蚀刻掉。 沉积氮化硅薄层和氮化硅衬层的自密封氧化层。 自密封氧化物层在氮化硅薄层和氮化硅衬垫层之间的间隙上密封,从而在相邻的金属互连之间形成永久的气隙,并且完成集成电路。
    • 2. 发明授权
    • Method for forming an extended metal gate using a damascene process
    • 使用镶嵌工艺形成延伸金属浇口的方法
    • US06387765B2
    • 2002-05-14
    • US09946982
    • 2001-09-06
    • Vijai Kumar ChhaganYelehanka Ramachandramurthy PradeepMei Sheng ZhouHenry GerungSimon Chooi
    • Vijai Kumar ChhaganYelehanka Ramachandramurthy PradeepMei Sheng ZhouHenry GerungSimon Chooi
    • H01L21336
    • H01L29/66545H01L21/28044H01L21/28114H01L29/41H01L29/42376H01L29/4941
    • A method for forming an extended metal gate without poly wrap around effects. A semiconductor structure is provided having a gate structure thereon. The gate structure comprising a gate dielectric layer, a gate silicon layer, a doped silicon oxide layer, and a disposable gate layer stacked sequentially. Spacers are formed on the sidewalls of the gate structure. A dielectric gapfill layer is formed over the semiconductor structure and the gate structure and planarized, stopping on the disposable gate layer. A first silicon nitride layer is formed over the disposable gate layer, and a dielectric layer is formed over the first silicon nitride layer. The dielectric layer is patterned to form a trench over the gate structure; therein the trench has a width greater than the width of the gate structure. The first silicon nitride layer in the bottom of the trench and the disposable gate layer are removed using one or more selective etching processes. The doped silicon oxide layer is removed using an etch with a high selectivity of doped silicon oxide to undoped silicon oxide. A barrier layer is formed over the gate silicon layer, and a metal gate layer is formed on the barrier layer; whereby the metal gate layer has a greater width than the gate structure.
    • 一种用于形成不具有聚环绕效应的延伸金属栅极的方法。 提供其上具有栅极结构的半导体结构。 栅极结构包括依次堆叠的栅极介电层,栅极硅层,掺杂氧化硅层和一次性栅极层。 隔板形成在栅极结构的侧壁上。 在半导体结构和栅极结构之上形成电介质间隙填充层,并在一次性栅极层上停止平坦化。 在一次性栅极层上形成第一氮化硅层,并且在第一氮化硅层上形成电介质层。 图案化电介质层以在栅极结构上形成沟槽; 其中沟槽的宽度大于栅极结构的宽度。 使用一个或多个选择性蚀刻工艺去除沟槽底部中的第一氮化硅层和一次性栅极层。 使用掺杂的氧化硅对未掺杂的氧化硅具有高选择性的蚀刻来去除掺杂的氧化硅层。 在栅极硅层上形成阻挡层,在阻挡层上形成金属栅极层; 由此金属栅极层具有比栅极结构更大的宽度。
    • 3. 发明授权
    • Self aligned T-top gate process integration
    • 自对准T顶门工艺集成
    • US06337262B1
    • 2002-01-08
    • US09519611
    • 2000-03-06
    • Yelehanka Ramachandramurthy PradeepChivukula SubrahmanyamVijai Kumar ChhaganHenry Gerung
    • Yelehanka Ramachandramurthy PradeepChivukula SubrahmanyamVijai Kumar ChhaganHenry Gerung
    • H01L2128
    • H01L29/66583H01L21/28114H01L29/66553
    • A new method is provided for the integration of the of T-top gate process. Active regions are defined and bounded by STI's on the surface of a substrate. The pad oxide is removed from the substrate and replaced by a layer of SAC oxide. A thin layer of nitride is deposited that covers the surface of the created layer of SAC oxide and the surface of the STI regions. A layer of TEOS is deposited and etched defining the regions where the gate electrodes need to be formed. Gate spacers are next formed on the sidewalls of the openings that have been created in the layer of TEOS. The required implants (such as channel implant and threshold implant) are performed, the gate structure is then grown in the openings that have been created in the layer of TEOS. After the gate structure has been completed, the surface of the created structure is polished and the remaining layer of TEOS is removed. Source and drain regions implants can now be performed, LDD regions are implanted using a tilted implant. This tilted implant penetrates underneath the body of the created gate structures thereby creating the LDD regions. The removal of the layer of TEOS leaves in place the gate structures, one such structure is located in the active region of the surface of the substrate, two additional structures that have been created on the surface of the STI regions.
    • 提供了一种用于集成T-top门过程的新方法。 有源区域由衬底表面上的STI限定和界定。 衬垫氧化物从衬底上去除并被一层SAC氧化物代替。 沉积薄层的氮化物,其覆盖所形成的SAC氧化物层的表面和STI区域的表面。 沉积和蚀刻一层TEOS,限定需要形成栅电极的区域。 接下来,在已经在TEOS层中形成的开口的侧壁上形成栅极间隔物。 执行所需的植入物(例如通道植入和阈值植入),然后在已经在TEOS层中产生的开口中生长栅极结构。 在栅极结构完成之后,对所形成的结构的表面进行抛光并除去TEOS的剩余层。 现在可以执行源极和漏极区域植入,使用倾斜植入物植入LDD区域。 这种倾斜的植入物渗透在所产生的栅极结构的主体下面,从而形成LDD区域。 TEOS层的去除留下了栅极结构,一个这样的结构位于衬底的表面的有源区域中,在STI区域的表面上产生了两个另外的结构。
    • 4. 发明授权
    • Method for forming dual gate oxide
    • 形成双栅极氧化物的方法
    • US06399448B1
    • 2002-06-04
    • US09443426
    • 1999-11-19
    • Madhusudan MukhopadhyayChivukula SubrahmanyamYelehanka Ramachandramurthy Pradeep
    • Madhusudan MukhopadhyayChivukula SubrahmanyamYelehanka Ramachandramurthy Pradeep
    • H01L218234
    • H01L21/823462Y10S438/981
    • A method for forming a multiple thickness gate oxide layer by implanting nitrogen ions in a first area of a semiconductor substrate while a second area of the semiconductor substrate is masked; implanting argon ions into the second area of the semiconductor substrate while the first area of the semiconductor substrate is masked; and thermally growing a gate oxide layer wherein, the oxide growth is retarded in the first area and enhanced in the second area. A threshold voltage implant and/or an anti-punchthrough implant can optionally be implanted into the semiconductor substrate prior to the nitrigen implant using the same implant mask as the nitrogen implant for a low voltage gate, and prior to the argon implant using the same implant mask as the argonm implant for a high voltage gate, further reducing processing steps.
    • 一种在半导体衬底的第二区域被掩蔽的同时,在半导体衬底的第一区域中注入氮离子形成多层栅极氧化层的方法; 在半导体衬底的第一区域被掩蔽时将氩离子注入到半导体衬底的第二区域中; 并且热生长栅极氧化物层,其中氧化物生长在第一区域中延迟并在第二区域增强。 在使用与用于低电压栅极的氮注入相同的注入掩模的氮掺杂之前,以及在使用相同植入物的氩注入之前,可以可选地将阈值电压注入和/或抗穿透注入注入到半导体衬底中 掩模作为高压栅极的氩离子注入,进一步减少加工步骤。
    • 5. 发明授权
    • Method for forming an extended metal gate using a damascene process
    • 使用镶嵌工艺形成延伸金属浇口的方法
    • US06303447B1
    • 2001-10-16
    • US09502036
    • 2000-02-11
    • Vijai Komar ChhaganYelehanka Ramachandramurthy PradeepMei Sheng ZhouHenry GerungSimon Chooi
    • Vijai Komar ChhaganYelehanka Ramachandramurthy PradeepMei Sheng ZhouHenry GerungSimon Chooi
    • H01L21336
    • H01L29/66545H01L21/28044H01L21/28114H01L29/41H01L29/42376H01L29/4941
    • A method for forming an extended metal gate without poly wrap around effects. A semiconductor structure is provided having a gate structure thereon. The gate structure comprising a gate dielectric layer, a gate silicon layer, a doped silicon oxide layer, and a disposable gate layer stacked sequentially. Spacers are formed on the sidewalls of the gate structure. A dielectric gapfill layer is formed over the semiconductor structure and the gate structure and planarized, stopping on the disposable gate layer. A first silicon nitride layer is formed over the disposable gate layer, and a dielectric layer is formed over the first silicon nitride layer. The dielectric layer is patterned to form a trench over the gate structure; wherein the trench has a width greater than the width of the gate structure. The first silicon nitride layer in the bottom of the trench and the disposable gate layer are removed using one or more selective etching processes. The doped silicon oxide layer is removed using an etch with a high selectivity of doped silicon oxide to undoped silicon oxide. A barrier layer is formed over the gate silicon layer, and a metal gate layer is formed on the barrier layer; whereby the metal gate layer has a greater width than the gate structure.
    • 一种用于形成不具有聚环绕效应的延伸金属栅极的方法。 提供其上具有栅极结构的半导体结构。 栅极结构包括依次堆叠的栅极介电层,栅极硅层,掺杂氧化硅层和一次性栅极层。 隔板形成在栅极结构的侧壁上。 在半导体结构和栅极结构之上形成电介质间隙填充层,并在一次性栅极层上停止平坦化。 在一次性栅极层上形成第一氮化硅层,并且在第一氮化硅层上形成电介质层。 图案化电介质层以在栅极结构上形成沟槽; 其中所述沟槽的宽度大于所述栅极结构的宽度。 使用一个或多个选择性蚀刻工艺去除沟槽底部中的第一氮化硅层和一次性栅极层。 使用掺杂的氧化硅对未掺杂的氧化硅具有高选择性的蚀刻来去除掺杂的氧化硅层。 在栅极硅层上形成阻挡层,在阻挡层上形成金属栅极层; 由此金属栅极层具有比栅极结构更大的宽度。
    • 6. 发明授权
    • Method for forming high-density high-capacity capacitor
    • 高密度大容量电容器的形成方法
    • US06211008B1
    • 2001-04-03
    • US09528241
    • 2000-03-17
    • Jie YuYelehanka Ramachandramurthy PradeepHenry GerungJun Qian
    • Jie YuYelehanka Ramachandramurthy PradeepHenry GerungJun Qian
    • H01L218242
    • H01L28/91
    • A method for fabricating a high-density high-capacity capacitor is described. A dielectric layer is provided overlying a semiconductor substrate. A sacrificial layer is deposited overlying the dielectric layer and patterned to form a pattern having a large surface area within a small area on the substrate. In one alternative, spacers are formed on sidewalls of the patterned sacrificial layer. Thereafter, the sacrificial layer is removed. A bottom capacitor plate layer is conformally deposited overlying the spacers. In a second alternative, a bottom capacitor plate layer is deposited overlying the patterned sacrificial layer and etched to leave spacers on sidewalls of the patterned sacrificial layer. Thereafter, the sacrificial layer is removed. In both alternatives, a capacitor dielectric layer is deposited overlying the bottom capacitor plate layer. A top capacitor plate layer is deposited overlying the capacitor dielectric layer and patterned to complete fabrication of a high-density high-capacity capacitor.
    • 对高密度大容量电容器的制造方法进行说明。 提供覆盖在半导体衬底上的电介质层。 牺牲层沉积在电介质层上并被图案化以形成在衬底上的小区域内具有大表面积的图案。 在一个替代方案中,间隔物形成在图案化牺牲层的侧壁上。 此后,除去牺牲层。 底部电容器平板层被共形地沉积在隔离物上。 在第二替代方案中,沉积底部电容器板层,覆盖图案化的牺牲层并被蚀刻以在图案化牺牲层的侧壁上留下间隔物。 此后,除去牺牲层。 在两种替代方案中,电容器电介质层沉积在底部电容器板层上。 沉积在电容器电介质层上的顶部电容器平板层被图案化以完成高密度大容量电容器的制造。
    • 9. 发明授权
    • Repeatable end point method for anisotropic etch of inorganic buried anti-reflective coating layer over silicon
    • 无机掩埋抗反射涂层在硅上的各向异性蚀刻的可重复终点法
    • US06300251B1
    • 2001-10-09
    • US09501967
    • 2000-02-10
    • Yelehanka Ramachandramurthy PradeepVijakomar ChhaganHenry Gerung
    • Yelehanka Ramachandramurthy PradeepVijakomar ChhaganHenry Gerung
    • H01L21302
    • H01L21/31116H01L21/32137H01L21/32139
    • A method for anisotropically etching a partially manufactured semiconductor structure, more specifically, a stacked FET gate structure containing a bottom anti-reflective coating (Barc) layer is described. The structure is covered with a photoresist layer which is patterned to defines the gate region. The processing chemistry is predominantly carbon tetrafluoride, (CF4) with the inclusion of chlorine (Cl2) where fluorine (F) is generated in the plasma as the etchant for the structure. During processing, the wafer is cooled with helium (He) that lowers the wafer temperature and promotes sidewall deposition from the fluorine species which acts as a passivation layer producing a anisotropic or vertical etch profile. The process reduces etch time and results in very repeatable end point control of the Bark etch and poly cap etch improving the control of the structure critical dimensions and improving process throughput. The reduction in the use of fluorine based species reduces any potential environmental impact.
    • 描述了用于各向异性蚀刻部分制造的半导体结构的方法,更具体地,描述了包含底部抗反射涂层(Barc)层的层叠FET栅极结构。 该结构被图案化以限定栅极区域的光致抗蚀剂层覆盖。 处理化学主要是四氟化碳(CF4),其包含氯(Cl2),其中在等离子体中产生氟(F)作为结构的蚀刻剂。 在处理过程中,用氦(氦)冷却晶片,从而降低晶片温度并促进作为钝化层的氟物质的侧壁沉积,产生各向异性或垂直蚀刻轮廓。 该方法减少蚀刻时间,并导致巴克蚀刻和聚盖蚀刻的非常可重复的终点控制,从而改善结构关键尺寸的控制并提高工艺流程。 氟类物质的使用减少减少了任何潜在的环境影响。