会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • NON-VOLATILE STORAGE SYSTEM WITH DUAL BLOCK PROGRAMMING
    • 具有双块编程的非易失存储系统
    • US20120275210A1
    • 2012-11-01
    • US13095779
    • 2011-04-27
    • Tianhong YanTz-yi LiuRoy E. Scheuerlein
    • Tianhong YanTz-yi LiuRoy E. Scheuerlein
    • G11C11/00G11C8/08G11C7/00
    • G11C13/0069G11C5/02G11C13/0023G11C13/003G11C2213/71G11C2213/73G11C2213/77
    • A non-volatile storage system is disclosed that includes a plurality of blocks of non-volatile storage elements, a plurality of word lines connected to the blocks of non-volatile storage elements such that each word line is connected to adjacent blocks of non-volatile storage elements, a plurality of bit lines connected to the blocks of non-volatile storage elements, multiple sets of word lines drivers such that each set of word line drivers is positioned between two adjacent blocks for driving word lines connected to the two adjacent blocks, global data lines, local data lines in selective communication with the bit lines, one or more selection circuits that selectively connect the global data lines to selected local data lines and connect unselected local data lines to one or more unselected bit line signals and control circuitry in communication with the one or more selection circuits and the global data lines. The control circuitry concurrently programs non-volatile storage elements of two adjacent blocks by applying programming signals on word lines connected to the two adjacent blocks and applying programming signals on appropriate bit lines via the global data lines and the one or more selection circuits.
    • 公开了一种非易失性存储系统,其包括多个非易失性存储元件块,连接到非易失性存储元件的块的多个字线,使得每个字线连接到非易失性存储元件的相邻块 存储元件,连接到非易失性存储元件块的多个位线,多组字线驱动器,使得每组字线驱动器位于两个相邻块之间,用于驱动连接到两个相邻块的字线, 全局数据线,与位线选择性通信的本地数据线,一个或多个选择电路,其选择性地将全局数据线连接到选定的本地数据线,并将未选择的本地数据线连接到一个或多个未选位线信号和控制电路 与一个或多个选择电路和全局数据线通信。 控制电路通过在连接到两个相邻块的字线上应用编程信号并经由全局数据线和一个或多个选择电路在适当的位线上施加编程信号来同时对两个相邻块的非易失性存储元件进行编程。
    • 4. 发明申请
    • MEMORY SYSTEM WITH SECTIONAL DATA LINES
    • 具有数据线的存储系统
    • US20120170346A1
    • 2012-07-05
    • US13362311
    • 2012-01-31
    • Tianhong YanLuca Fasoli
    • Tianhong YanLuca Fasoli
    • G11C5/02
    • G11C16/24G11C13/0028
    • The system includes multiple sets of local data lines in one or more routing metal layers below the three-dimensional memory array and multiple sets of global data lines in one or more top metal layers above the three-dimensional memory array. Each set of one or more blocks include one set of the local data lines. Each bay includes one set of global data lines that connect to the group of sense amplifiers associated with the blocks of the respective bay. Each block includes a subset of first selection circuits for selectively coupling a subset of array lines of the first type to respective local data lines. Each block includes a subset of second selection circuits for selectively coupling a subset of the respective local data lines to global data lines associated with a respective bay.
    • 该系统在三维存储器阵列下面的一个或多个路由金属层中的多组本地数据线和在三维存储器阵列上方的一个或多个顶部金属层中的多组全局数据线。 每个一个或多个块的集合包括一组本地数据线。 每个托架包括一组全局数据线,其连接到与相应托架的块相关联的读出放大器组。 每个块包括用于选择性地将第一类型的阵列线的子集耦合到相应的本地数据线的第一选择电路的子集。 每个块包括用于选择性地将各个本地数据线的子集耦合到与相应的间隔相关联的全局数据线的第二选择电路的子集。
    • 8. 发明授权
    • Non-volatile storage system with dual block programming
    • 具有双块编程的非易失性存储系统
    • US08699293B2
    • 2014-04-15
    • US13095779
    • 2011-04-27
    • Tianhong YanTz-yi LiuRoy E. Scheuerlein
    • Tianhong YanTz-yi LiuRoy E. Scheuerlein
    • G11C5/02G11C5/06G11C7/18G11C8/14G11C8/12
    • G11C13/0069G11C5/02G11C13/0023G11C13/003G11C2213/71G11C2213/73G11C2213/77
    • A non-volatile storage system is disclosed that includes a plurality of blocks of non-volatile storage elements, a plurality of word lines connected to the blocks of non-volatile storage elements such that each word line is connected to adjacent blocks of non-volatile storage elements, a plurality of bit lines connected to the blocks of non-volatile storage elements, multiple sets of word lines drivers such that each set of word line drivers is positioned between two adjacent blocks for driving word lines connected to the two adjacent blocks, global data lines, local data lines in selective communication with the bit lines, one or more selection circuits that selectively connect the global data lines to selected local data lines and connect unselected local data lines to one or more unselected bit line signals and control circuitry in communication with the one or more selection circuits and the global data lines. The control circuitry concurrently programs non-volatile storage elements of two adjacent blocks by applying programming signals on word lines connected to the two adjacent blocks and applying programming signals on appropriate bit lines via the global data lines and the one or more selection circuits.
    • 公开了一种非易失性存储系统,其包括多个非易失性存储元件块,连接到非易失性存储元件的块的多个字线,使得每个字线连接到非易失性存储元件的相邻块 存储元件,连接到非易失性存储元件块的多个位线,多组字线驱动器,使得每组字线驱动器位于两个相邻块之间,用于驱动连接到两个相邻块的字线, 全局数据线,与位线选择性通信的本地数据线,一个或多个选择电路,其选择性地将全局数据线连接到选定的本地数据线,并将未选择的本地数据线连接到一个或多个未选位线信号和控制电路 与一个或多个选择电路和全局数据线的通信。 控制电路通过在连接到两个相邻块的字线上应用编程信号并经由全局数据线和一个或多个选择电路在适当的位线上施加编程信号来同时对两个相邻块的非易失性存储元件进行编程。
    • 10. 发明授权
    • Memory system with sectional data lines
    • 具有分段数据线的存储器系统
    • US08358528B2
    • 2013-01-22
    • US13079613
    • 2011-04-04
    • Tianhong YanLuca Fasoli
    • Tianhong YanLuca Fasoli
    • G11C11/00G11C7/00
    • G11C16/24G11C13/0028
    • A storage system includes a three-dimensional memory array that has multiple layers of non-volatile storage elements grouped into blocks. The blocks are grouped into bays. The storage system includes array lines of a first type in communication with storage elements, array lines of a second type in communication with storage elements, and sense amplifiers. Each block is geographically associated with two sense amplifiers and all blocks of a particular bay share a group of sense amplifiers associated with the blocks of the particular bay. The system includes multiple sets of local data lines in one or more routing metal layers below the three-dimensional memory array and multiple sets of global data lines in one or more top metal layers above the three-dimensional memory array. Each set of one or more blocks include one set of the local data lines. Each bay includes one set of global data lines that connect to the group of sense amplifiers associated with the blocks of the respective bay. Each block includes a subset of first selection circuits for selectively coupling a subset of array lines of the first type to respective local data lines. Each block includes a subset of second selection circuits for selectively coupling a subset of the respective local data lines to global data lines associated with a respective bay.
    • 存储系统包括具有分组成块的多层非易失性存储元件的三维存储器阵列。 块被分组成海湾。 存储系统包括与存储元件通信的第一类型的阵列线,与存储元件通信的第二类型的阵列线和读出放大器。 每个块在地理上与两个读出放大器相关联,并且特定间隔的所有块共享与特定间隔的块相关联的一组读出放大器。 该系统在三维存储器阵列下面的一个或多个路由金属层中的多组本地数据线和在三维存储器阵列上方的一个或多个顶部金属层中的多组全局数据线。 每个一个或多个块的集合包括一组本地数据线。 每个托架包括一组全局数据线,其连接到与相应托架的块相关联的读出放大器组。 每个块包括用于选择性地将第一类型的阵列线的子集耦合到相应的本地数据线的第一选择电路的子集。 每个块包括用于选择性地将各个本地数据线的子集耦合到与相应的间隔相关联的全局数据线的第二选择电路的子集。