会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Non-volatile semiconductor storage device
    • 非易失性半导体存储装置
    • US08279670B2
    • 2012-10-02
    • US12882507
    • 2010-09-15
    • Takuya FutatsuyamaYoshihisa KondoNoboru Shibata
    • Takuya FutatsuyamaYoshihisa KondoNoboru Shibata
    • G11C16/04
    • G11C16/10G11C8/00G11C11/5621G11C16/0483G11C2211/5641
    • A non-volatile semiconductor storage device according to an embodiment includes: a memory cell array including an array of electrically rewritable memory cells and configured to be able to store N bits of data (where N is a natural number not less than 2) in one memory cell; and a controller operative to control read, write and erase operations of the memory cell array. The memory cell array includes a first region having a first memory cell operative to retain N bits of data, and a second region having a second memory cell operative to retain M bits of data (where M is a natural number less than N). A data structure of address data received by the controller when accessing the first memory cell is the same as a data structure of address data received from the outside when accessing the second memory cell.
    • 根据实施例的非易失性半导体存储装置包括:包括电可重写存储器单元阵列的存储单元阵列,并且被配置为能够将N位数据(其中N是不小于2的自然数)存储在一个 记忆体; 以及控制器,用于控制存储单元阵列的读,写和擦除操作。 存储单元阵列包括具有第一存储器单元的第一区域,该第一存储器单元可操作以保留N位数据,以及具有第二存储单元的第二区域,该第二存储单元可操作以保持M位数据(其中M是小于N的自然数)。 当访问第一存储器单元时,由控制器接收的地址数据的数据结构与在访问第二存储单元时从外部接收的地址数据的数据结构相同。
    • 2. 发明申请
    • NON-VOLATILE SEMICONDUCTOR STORAGE DEVICE
    • 非挥发性半导体存储器件
    • US20110069545A1
    • 2011-03-24
    • US12882507
    • 2010-09-15
    • Takuya FUTATSUYAMAYoshihisa KondoNoboru Shibata
    • Takuya FUTATSUYAMAYoshihisa KondoNoboru Shibata
    • G11C16/04
    • G11C16/10G11C8/00G11C11/5621G11C16/0483G11C2211/5641
    • A non-volatile semiconductor storage device according to an embodiment includes: a memory cell array including an array of electrically rewritable memory cells and configured to be able to store N bits of data (where N is a natural number not less than 2) in one memory cell; and a controller operative to control read, write and erase operations of the memory cell array. The memory cell array includes a first region having a first memory cell operative to retain N bits of data, and a second region having a second memory cell operative to retain M bits of data (where M is a natural number less than N). A data structure of address data received by the controller when accessing the first memory cell is the same as a data structure of address data received from the outside when accessing the second memory cell.
    • 根据实施例的非易失性半导体存储装置包括:包括电可重写存储器单元阵列的存储单元阵列,并且被配置为能够将N位数据(其中N是不小于2的自然数)存储在一个 记忆体; 以及控制器,用于控制存储单元阵列的读,写和擦除操作。 存储单元阵列包括具有第一存储器单元的第一区域,该第一存储器单元可操作以保留N位数据,以及具有第二存储单元的第二区域,该第二存储单元可操作以保持M位数据(其中M是小于N的自然数)。 当访问第一存储器单元时,由控制器接收的地址数据的数据结构与在访问第二存储单元时从外部接收的地址数据的数据结构相同。
    • 5. 发明授权
    • Logic circuit and method for designing the same
    • 逻辑电路及其设计方法
    • US6101621A
    • 2000-08-08
    • US733074
    • 1996-10-16
    • Yoshihisa Kondo
    • Yoshihisa Kondo
    • G06F7/48G06F7/50G06F7/52G06F7/535G06F9/38G06F17/50G06F11/00
    • G06F7/535G06F17/5045G06F7/48G06F7/5052G06F7/507G06F9/3867G06F2207/3884G06F2207/5353
    • A logic circuit with a pipelined structure has a plurality stage of combinational circuits and memory circuits such as flip-flops connected among the pipeline combinational circuits. The pipeline combinational circuits constituting a logic circuit is operated at a cycle time shorter than a signal propagation time for the critical path of the pipeline combinational circuit. For the case of activation of the path not covered by this cycle time, another combinational circuit and its peripheral circuits are additionally provided for generating a correction signal. Another combinational circuit has substantially the same logic. The cycle time is determined so as to cover the critical path including another combinational circuit. A comparator circuit compares an output signal of another combinational circuit and an output signal of the combinational circuit. If both the signals are not coincident, a selector is controlled to correct the signal by using the output signal of another combinational circuit.
    • 具有流水线结构的逻辑电路具有多级的组合电路和诸如连接在管道组合电路之间的触发器的存储电路。 构成逻辑电路的管线组合电路在比管道组合电路的关键路径的信号传播时间短的周期时间运行。 对于未被该周期时间覆盖的路径的激活的情况,另外提供另外的组合电路及其外围电路以产生校正信号。 另一组合电路具有基本上相同的逻辑。 确定周期时间以覆盖包括另一组合电路的关键路径。 比较器电路将另一组合电路的输出信号与组合电路的输出信号进行比较。 如果两个信号不一致,则通过使用另一组合电路的输出信号来控制选择器来校正信号。
    • 6. 发明授权
    • Automatic sheet feed control system for printer
    • 印刷机自动进纸控制系统
    • US5061101A
    • 1991-10-29
    • US134762
    • 1987-12-18
    • Yoshihisa KondoSatoru Tsukihara
    • Yoshihisa KondoSatoru Tsukihara
    • B41J13/00G06K15/16
    • B41J13/0018B41J13/0009
    • An automatic sheet feed control system for a printer having an automatic sheet feeder for sequentially feeding a plurality of sheets set on a tray of the feeder to a printing position to print and output the sheets which comprises the steps of discharging the sheet upon detecting of the end of the sheet when receiving a page feed command or a sheet discharge command from an external controller and during the sheet feeding or after feeding the sheet, storing the sheet discharged, and then feeding next sheet to print from a predetermined position when the sheet is discharged at printing time, thereby preventing in advance a sheet from being wound on a platen for a long period by eliminating to allow the sheet wound on the platen to stand for a long period.
    • 一种用于打印机的自动供纸控制系统,具有自动供纸器,用于将设置在供纸器的托盘上的多个纸张顺序地进给到打印位置以打印和输出纸张,其包括在检测到纸张时排出纸张的步骤 当从外部控制器接收到页面馈送命令或片材排出命令时,以及在片材进给期间或在馈送片材之后,存储被排出的片材,然后当片材为预定位置时从预定位置馈送下一张片材 在打印时排出,从而通过消除使得卷绕在台板上的片材长时间放置而预防片材长时间卷绕在台板上。
    • 10. 发明授权
    • Industrial multilayer fabric having a narrowing weft
    • 具有变窄的纬纱的工业多层织物
    • US07896035B2
    • 2011-03-01
    • US12591098
    • 2009-11-09
    • Ikuo UedaYoshihisa Kondo
    • Ikuo UedaYoshihisa Kondo
    • D03D3/04D21F7/08D03D25/00
    • D21F1/0036Y10T428/2481Y10T442/3065
    • In an industrial multilayer fabric, narrower wefts of a small diameter are placed between lower side wefts so as to sandwich a knuckle formed by a lower side warp on the lower surface side of the fabric. The industrial fabric is obtained by stacking at least upper side wefts and lower side wefts one after another and weaving these wefts with warps. Narrower wefts that have a smaller diameter than that of the lower side wefts and form a shorter crimp than that formed by the lower side wefts on the lower side surface are arranged between the lower side wefts. And at a knuckle portion formed by warps passing under one or two successive lower side wefts, the narrower wefts form a crimp passing under lower side warps so as to sandwich, from both sides, one knuckle or two knuckles formed by two adjacent warps under two adjacent wefts.
    • 在工业多层织物中,较小直径的纬纱放置在下侧纬纱之间,以便在织物的下表面侧夹住由下侧经线形成的转向节。 工业织物通过将至少上侧纬纱和下侧纬纱一个接一个堆叠并用经纱编织这些纬纱而获得。 下侧纬纱之间布置有比下侧纬纱小的直径比较小的纬纱窄的纬纱,并且形成比下侧的下侧纬纱形成的短的褶皱。 而在由经过一个或两个连续的下侧纬纱的经线形成的转向节部分处,较窄的纬纱形成在下侧经纱下方经过的卷曲,从而从两侧夹入由两个相邻经线形成的一个转向节或两个转向节 相邻的纬纱。