会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Vector processor with a memory assigned with skewed addresses adapted
for concurrent fetching of a number of vector elements belonging to the
same vector data
    • 矢量处理器具有分配了倾斜地址的存储器,适用于并发取出属于相同向量数据的多个向量元素
    • US5392443A
    • 1995-02-21
    • US855056
    • 1992-03-19
    • Tadayuki SakakibaraKatsuyoshi KitaiYasuhiro InagamiYoshiko TamakiTeruo TanakaTadaaki IsobeShigeko YazawaMasanao Ito
    • Tadayuki SakakibaraKatsuyoshi KitaiYasuhiro InagamiYoshiko TamakiTeruo TanakaTadaaki IsobeShigeko YazawaMasanao Ito
    • G06F12/06G06F15/78G06F15/16
    • G06F15/8076G06F12/0607
    • A plurality of storage control units are employed in the storage control unit section; moreover, two requester modules are adopted in association with these storage control units. Each memory module is constituted with as many access bank groups as there are storage control units. The access bank groups operate in concurrent fashion and are accessible from any one of the storage control units. In the element assignment, a plurality of request control units in each requester module and a plurality of vector data controllers in each vector register unit are respectively assigned with serial numbers beginning from zero. For a vector data controller, a number assigned thereto is divided by the request module count to attain a remainder such that the vector data controller is assigned to a request module having a number identical to the value of the remainder. Furthermore, a request queue is disposed at a stage preceding each priority unit and a request send-out unit is arranged to store therein a state of the request queue and to control a request transmission from each request control unit. Addresses are assigned to the respective memory modules, bank groups, and banks according to skew schemes respectively suitable therefor.
    • 在存储控制单元部分中采用多个存储控制单元; 此外,与这些存储控制单元相关联地采用两个请求者模块。 每个存储器模块由与存储控制单元一样多的存取组组构成。 访问存储组以并行方式操作,并且可以从任何一个存储控制单元访问。 在元素分配中,每个请求者模块中的多个请求控制单元和每个向量寄存器单元中的多个向量数据控制器分别被分配从零开始的序列号。 对于矢量数据控制器,分配给它的数字被请求模块计数除以获得余数,使得矢量数据控制器被分配给具有与其余值相同数目的请求模块。 此外,请求队列设置在每个优先级单元之前的阶段,并且请求发送单元被布置为在其中存储请求队列的状态并且控制来自每个请求控制单元的请求传输。 根据分别适合的偏移方案将地址分配给相应的存储器模块,存储体组和存储体。
    • 9. 发明授权
    • Processor system having address allocation and address lock capability
adapted for a memory comprised of synchronous DRAMs
    • 具有地址分配和地址锁定能力的处理器系统适用于由同步DRAM组成的存储器
    • US5809539A
    • 1998-09-15
    • US637283
    • 1996-04-24
    • Tadayuki SakakibaraTeruo TanakaYoshiko Tamaki
    • Tadayuki SakakibaraTeruo TanakaYoshiko Tamaki
    • G06F12/06G06F13/16G06F12/00
    • G06F13/1631G06F12/0607
    • In order to make use of row address lock mode of operation of a plurality of memory banks comprising synchronous DRAMs or the like and divided into a plurality of real bank groups, for example, for example, more than the memory banks are grouped into a plurality of logical groups each spanning the real bank groups. Addresses are allocated in unit of each logical group in a block-interleaving manner. When a series of requests issued by a given requester include a plurality of requests for accessing the same row address in the same memory bank, that requester requests that the row address be locked for access by the plurality of requests. The lock request is retained by a row address management unit. When a succeeding request from another requester requests access to a row address other than the locked address in the same memory bank, a priority circuit selects a predetermined number of requests from the initial requester having locked the memory in preference to a request made by the other requester.
    • 为了利用包括同步DRAM等的多个存储器组的行地址锁定操作模式并且被划分为多个真实存储体组,例如,比存储器组多于多个 每个跨越真实银行集团的逻辑组。 以块交织的方式,以每个逻辑组为单位分配地址。 当由给定请求者发出的一系列请求包括访问同一存储体中相同行地址的多个请求时,该请求者请求该行地址被锁定以供多个请求访问。 锁请求由行地址管理单元保留。 当来自另一请求者的后续请求请求访问除同一存储体中的锁定地址之外的行地址时,优先级电路优先选择已经锁定存储器的初始请求者的预定数量的请求,优先于另一请求 请求者
    • 10. 发明授权
    • Vector processor with vector buffer memory for read or write of vector
data between vector storage and operation unit
    • 矢量处理器,带矢量缓冲存储器,用于在矢量存储和操作单元之间读取或写入矢量数据
    • US4910667A
    • 1990-03-20
    • US184788
    • 1988-04-22
    • Teruo TanakaKoichiro OmodaYasuhiro InagamiTakayuki NakagawaMamoru SugieShigeo Nagashima
    • Teruo TanakaKoichiro OmodaYasuhiro InagamiTakayuki NakagawaMamoru SugieShigeo Nagashima
    • G06F12/08G06F15/78G06F17/16
    • G06F15/8053
    • In a vector processor having vector registers, a vector buffer storage for temporarily storing vector data is arranged closer to the vector registers than to a main storage, and a vector buffer storage control including an identification storage for storing identification information of the vector data stored at storage locations of the buffer storage and a check circuit for checking if the vector data identification information is in the identificatgion storage is provided. The vector buffer storage control checks if the identification information of the vector data designated by a vector data fetch instruction for the main storage is in the indentification storage, and if it is in the identification storage, it fetches the vector data from the buffer storage and transfers it to the vector register, and if it is not in the identification storage, it instructs to fetch the vector data from the main storage, transfers the vector data fetched from the main storage to the vector register and stores it into the buffer storage.
    • 在具有向量寄存器的向量处理器中,用于临时存储向量数据的向量缓冲存储器比向主存储器靠近向量寄存器布置,并且向量缓冲器存储控制包括用于存储存储在 提供缓冲存储器的存储位置和用于检查矢量数据识别信息是否在识别存储器中的检查电路。 向量缓冲存储控制检查由主存储器的矢量数据获取指令指定的矢量数据的识别信息是否在识别存储器中,并且如果它在识别存储器中,则从缓冲存储器中取出向量数据, 将其传送到向量寄存器,如果不在识别存储器中,则指示从主存储器获取向量数据,将从主存储器获取的向量数据传送到向量寄存器,并将其存储到缓冲存储器中。