会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Non-volatile memory with a charge pump with regulated voltage
    • 具有调节电压的电荷泵的非易失性存储器
    • US06480436B2
    • 2002-11-12
    • US09909467
    • 2001-07-19
    • Emanuele ConfalonieriLorenzo BedaridaMauro SaliSimone Bartoli
    • Emanuele ConfalonieriLorenzo BedaridaMauro SaliSimone Bartoli
    • G11C700
    • G11C16/30
    • A semiconductor memory includes a plurality of memory cells connected to one another to form a matrix of memory cells. A charge pump is connected to the matrix of memory cells. A plurality of controllable connection elements are provided, with each controllable connection element connected between an output terminal of the charge pump and a respective column line. Connected to the output of the charge pump is the series connection of a first element equivalent to a controllable connection element, and a second element equivalent to a memory cell in a predetermined biasing condition. A voltage regulator is connected between the second equivalent element and the input terminal of the charge pump for regulating the output voltage therefrom based upon a voltage present between terminals of the second equivalent element.
    • 半导体存储器包括彼此连接以形成存储器单元矩阵的多个存储单元。 电荷泵连接到存储器单元的矩阵。 提供多个可控制的连接元件,每个可控制的连接元件连接在电荷泵的输出端和相应的列线之间。 连接到电荷泵的输出端是等效于可控制连接元件的第一元件和等同于预定偏压状态下的存储器单元的第二元件的串联连接。 电压调节器连接在第二等效元件和电荷泵的输入端之间,用于基于第二等效元件的端子之间存在的电压来调节其输出电压。
    • 5. 发明授权
    • Non-volatile memory device with burst mode reading and corresponding reading method
    • 具有突发模式读取的非易失性存储器件和相应的读取方法
    • US06854040B1
    • 2005-02-08
    • US09717938
    • 2000-11-21
    • Simone BartoliAntonino GeraciMauro SaliLorenzo Bedarida
    • Simone BartoliAntonino GeraciMauro SaliLorenzo Bedarida
    • G11C7/10G06F12/00G06F13/28G11C8/04
    • G11C7/1072G11C7/1033G11C7/1045
    • A read control circuit and a reading method for an electronic memory device integrated on a semiconductor includes a non-volatile memory matrix with associated row and column decoders connected to respective outputs of an address counter. An address transition detect (ATD) circuit detects an input transition as the memory device is being accessed, and read amplifiers and attendant registers transfer the data read from the memory matrix to the output. The read control circuit includes a detection circuit to which is input a clock signal and a logic signal to enable reading in the burst mode. A burst read mode control logic circuit is connected downstream of the detection circuit. The method includes accessing the memory matrix in a random read mode, detecting a request for access in the burst read mode, and executing the parallel reading of a plurality of memory words during a single period of time clocked by the clock signal.
    • 集成在半导体上的电子存储装置的读取控制电路和读取方法包括具有连接到地址计数器的相应输出的相关联的行和列解码器的非易失性存储器矩阵。 地址转换检测(ATD)电路在正在访问存储器件时检测输入转换,并且读取放大​​器和伴随寄存器将从存储器矩阵读取的数据传送到输出。 读取控制电路包括检测电路,在该检测电路中输入时钟信号和逻辑信号,使得能够以突发模式进行读取。 突发读模式控制逻辑电路连接在检测电路的下游。 该方法包括以随机读取模式访问存储器矩阵,以突发读取模式检测访问请求,以及在由时钟信号计时的单个时间段内执行多个存储器字的并行读取。
    • 10. 发明授权
    • Non-volatile memory array architecture with joined word lines
    • 具有连接字线的非易失性存储器阵列架构
    • US07684245B2
    • 2010-03-23
    • US11928086
    • 2007-10-30
    • Steve SchumannMassimiliano FrulioSimone BartoliLorenzo BedaridaEdward Shue-Ching Hui
    • Steve SchumannMassimiliano FrulioSimone BartoliLorenzo BedaridaEdward Shue-Ching Hui
    • G11C11/34G11C16/04G11C5/06
    • G11C16/3418Y10T29/49002
    • In an embodiment, a non-volatile memory array wherein narrow word lines, as small as the minimum feature size width F, in separate strings, are extended outwardly from a non-volatile memory array and joined by wider connector segments. The joined word lines provide new opportunities. First, metal straps that can be formed to overlie the word lines can be joined by metal connector segments to the word lines. The connector segments can serve as an interface between the polysilicon word lines and the metal straps. Two adjacent word lines in the same string share a single metal strap using these segments thereby reducing the overall number of segments and contacts in the array. Increased width of the polysilicon joinder segments joining word lines in different strings, provides the opportunity for widening the connection beyond the minimum feature size so that contact may be readily made between the metal straps and the polysilicon word lines. Second, the joined word lines require fewer row decoder circuits. One row decoder is provided for each joined set of word lines.
    • 在一个实施例中,非易失性存储器阵列,其中与分离的串中的最小特征尺寸宽度F一样小的窄字线从非易失性存储器阵列向外延伸并由更宽的连接器段连接。 加入的词语提供了新的机会。 首先,可以形成为覆盖字线的金属带可以通过金属连接器部分连接到字线。 连接器部分可以用作多晶硅字线和金属带之间的接口。 相同字符串中的两个相邻字线使用这些段共享单个金属带,从而减少阵列中的段和触点的总数。 在不同的串中连接字线的多晶硅接合段的增加的宽度提供了将连接扩大超出最小特征尺寸的机会,使得可以容易地在金属带和多晶硅字线之间进行接触。 第二,连接的字线需要更少的行解码器电路。 为每个连接的字线组提供一行解码器。