会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Early read after write operation memory device, system and method
    • 写操作后早期读取存储器件,系统和方法
    • US07848156B2
    • 2010-12-07
    • US12055679
    • 2008-03-26
    • Richard E PeregoFrederick A Ware
    • Richard E PeregoFrederick A Ware
    • G11C7/00
    • G11C7/22G11C7/1051G11C7/106G11C7/1066G11C7/1078G11C7/1087G11C2207/2281G11C2207/229
    • A memory device, system and method for allowing an early read operation after one or more write operations is provided according to an embodiment of the present invention. The memory device comprises an interface for providing a first write address, a first write data, and a read address. A memory core is coupled to the interface and includes a first memory section having a first data path and a first address path and a second memory section having a second data path and a second address path. In an embodiment of the present invention, the first data and first address path is independent of the second data and second address path. The first write data is provided on the first data path responsive to the first write address being provided on the first address path while a read data is provided on the second data path responsive to the read address being provided on the second address path.
    • 根据本发明的实施例,提供了在一个或多个写入操作之后允许早期读取操作的存储器件,系统和方法。 存储器件包括用于提供第一写入地址,第一写入数据和读取地址的接口。 存储器核心耦合到接口并且包括具有第一数据路径和第一地址路径的第一存储器部分和具有第二数据路径和第二地址路径的第二存储器部分。 在本发明的实施例中,第一数据和第一地址路径独立于第二数据和第二地址路径。 响应于在第一地址路径上提供第一写地址而在第一数据路径上提供第一写入数据,同时响应于在第二地址路径上提供的读地址在第二数据路径上提供读数据。
    • 6. 发明授权
    • Early read after write operation memory device, system and method
    • 写操作后早期读取存储器件,系统和方法
    • US08351281B2
    • 2013-01-08
    • US12961395
    • 2010-12-06
    • Richard E PeregoFrederick A Ware
    • Richard E PeregoFrederick A Ware
    • G11C7/00
    • G11C7/22G11C7/1051G11C7/106G11C7/1066G11C7/1078G11C7/1087G11C2207/2281G11C2207/229
    • A memory device, system and method for allowing an early read operation after one or more write operations is provided according to an embodiment of the present invention. The memory device comprises an interface for providing a first write address, a first write data, and a read address. A memory core is coupled to the interface and includes a first memory section having a first data path and a first address path and a second memory section having a second data path and a second address path. In an embodiment of the present invention, the first data and first address path is independent of the second data and second address path. The first write data is provided on the first data path responsive to the first write address being provided on the first address path while a read data is provided on the second data path responsive to the read address being provided on the second address path.
    • 根据本发明的实施例,提供了在一个或多个写入操作之后允许早期读取操作的存储器件,系统和方法。 存储器件包括用于提供第一写入地址,第一写入数据和读取地址的接口。 存储器核心耦合到接口并且包括具有第一数据路径和第一地址路径的第一存储器部分和具有第二数据路径和第二地址路径的第二存储器部分。 在本发明的实施例中,第一数据和第一地址路径独立于第二数据和第二地址路径。 响应于在第一地址路径上提供第一写地址而在第一数据路径上提供第一写入数据,同时响应于在第二地址路径上提供的读地址在第二数据路径上提供读数据。
    • 8. 发明授权
    • Periodic calibration for communication channels by drift tracking
    • 通过漂移跟踪定期通信通道
    • US07400670B2
    • 2008-07-15
    • US10766761
    • 2004-01-28
    • Craig E HampelFrederick A. WareRichard E Perego
    • Craig E HampelFrederick A. WareRichard E Perego
    • H04B1/38H04L5/16
    • H04B17/11H04B17/00H04B17/21H04L7/0004H04L7/0016H04L7/0087H04L7/043H04L7/10H04L27/00
    • A method and system that provides for execution of a first calibration sequence, such as upon initialization of a system, to establish an operation value, which utilizes an algorithm intended to be exhaustive, and executing a second calibration sequence from time to time, to measure drift in the parameter, and to update the operation value in response to the measured drift. The second calibration sequence utilizes less resources of the communication channel than does the first calibration sequence. In one embodiment, the first calibration sequence for measurement and convergence on the operation value utilizes long calibration patterns, such as codes that are greater than 30 bytes, or pseudorandom bit sequences having lengths of 2N−1 bits, where N is equal to or greater than 7, while the second calibration sequence utilizes short calibration patterns, such as fixed codes less than 16 bytes, and for example as short as 2 bytes long.
    • 提供执行第一校准序列的方法和系统,例如在系统初始化时,建立操作值,其利用旨在穷举的算法,并且不时地执行第二校准序列以测量 在参数中漂移,并根据测量的漂移更新操作值。 与第一校准序列相比,第二校准序列使用较少的通信信道资源。 在一个实施例中,用于操作值的测量和收敛的第一校准序列利用长校准模式,例如大于30字节的代码,或具有长度为2比特比特的伪随机比特序列 ,其中N等于或大于7,而第二校准序列使用短校准模式,例如小于16字节的固定代码,并且例如短至​​2字节长。
    • 9. 发明授权
    • Communication channel calibration with nonvolatile parameter store for recovery
    • 通信通道校准与非易失性参数存储进行恢复
    • US08488686B2
    • 2013-07-16
    • US13152170
    • 2011-06-02
    • Philip YeungRichard E PeregoScott C Best
    • Philip YeungRichard E PeregoScott C Best
    • H04L27/00
    • G11C7/20G11C29/02G11C29/022G11C29/028G11C2029/4402H04L5/1438H04L7/0004H04L7/0091H04L7/10H04L25/49
    • A communication channel is operated by storing a calibrated parameter value in nonvolatile memory during manufacturing, testing, or during a first operation of the device. Upon starting operation of the communication channel in the field, the calibrated parameter value is obtained from the nonvolatile memory, and used in applying an operating parameter of the communication channel. After applying the operating parameter, communication is initiated on a communication channel. The operating parameter can be adjusted to account for drift immediately after starting up, or periodically. The process of starting operation in the field includes power up events after a power management operation. In embodiments where one component includes memory, steps can be taken prior to a power management operation using the communication channel, such as transferring calibration patterns to be used in calibration procedures.
    • 在制造,测试期间或在设备的第一次操作期间,将经校准的参数值存储在非易失性存储器中来操作通信通道。 在现场通信通道开始运行时,从非易失性存储器获得校准参数值,并用于应用通信信道的操作参数。 应用操作参数后,在通信通道上启动通信。 操作参数可以在启动后立即进行调整,或者定期进行。 在现场开始运行的过程包括电源管理操作后的上电事件。 在一个组件包括存储器的实施例中,可以在使用通信信道进行功率管理操作之前采取步骤,例如传送校正过程中使用的校准模式。
    • 10. 发明授权
    • System having a controller device, a buffer device and a plurality of memory devices
    • 具有控制器装置,缓冲装置和多个存储装置的系统
    • US07523248B2
    • 2009-04-21
    • US12013160
    • 2008-01-11
    • Richard E PeregoStefanos SidiropoulosEly Tsern
    • Richard E PeregoStefanos SidiropoulosEly Tsern
    • G06F12/00
    • G11C29/028G06F13/1673G06F13/1684G11C5/04G11C7/10G11C29/02G11C29/50012
    • A system comprises a controller device, an integrated circuit buffer device and a first and second memory device. A first plurality of signal lines is coupled to the controller device. A second plurality of signal lines is coupled to the first memory device and the integrated circuit buffer device. The second plurality of signal lines carries first address information from the integrated circuit buffer device to the first memory device. A third plurality of signal lines is coupled to the first memory device and the integrated circuit buffer device. The third plurality of signal lines carries first control information from the integrated circuit buffer device to the first memory device. A first signal line is coupled to the first memory device and the integrated circuit buffer device. The first signal line carries a first signal from the integrated circuit buffer device to the first memory device. The first signal synchronizes communication of the first control information from the integrated circuit buffer device to the first memory device.
    • 一种系统包括控制器装置,集成电路缓冲装置以及第一和第二存储装置。 第一多个信号线耦合到控制器设备。 第二多个信号线耦合到第一存储器件和集成电路缓冲器件。 第二多个信号线将第一地址信息从集成电路缓冲器装置传送到第一存储器件。 第三组信号线耦合到第一存储器件和集成电路缓冲器件。 第三多个信号线将第一控制信息从集成电路缓冲器装置传送到第一存储器件。 第一信号线耦合到第一存储器件和集成电路缓冲器件。 第一信号线将来自集成电路缓冲器件的第一信号传送到第一存储器件。 第一信号使来自集成电路缓冲器的第一控制信息与第一存储器件的通信同步。