会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明授权
    • Techniques for increasing bandwidth in port-per-module memory systems having mismatched memory modules
    • 增加具有不匹配内存模块的每个模块内存系统带宽的技术
    • US07073035B2
    • 2006-07-04
    • US11100386
    • 2005-04-07
    • Frederick A. WareRichard E. PeregoCraig E. HampelEly K. Tsern
    • Frederick A. WareRichard E. PeregoCraig E. HampelEly K. Tsern
    • G06F12/00
    • G06F13/1684G11C8/16
    • Techniques for increasing bandwidth in port-per-module memory systems having mismatched memory modules are disclosed. In one exemplary embodiment, the techniques are realized through a memory controller for controlling access to a memory module, wherein the memory module has a memory component with a memory core for storing data therein. The memory controller comprises a first set of interface connections for providing access to the memory module, and a second set of interface connections for providing access to the memory module. The memory controller also comprises memory access circuitry for providing memory access signals to the memory module for selecting between a first mode wherein a first portion of the memory core is accessible through the first set of interface connections and a second portion of the memory core is accessible through the second set of interface connections, and a second mode wherein both the first portion and the second portion of the memory core are accessible through the first set of interface connections.
    • 公开了用于增加具有不匹配的存储器模块的每模块模块存储器系统中的带宽的技术。 在一个示例性实施例中,通过用于控制对存储器模块的访问的存储器控​​制器来实现这些技术,其中存储器模块具有存储器组件,存储器组件具有用于在其中存储数据的存储器核心。 存储器控制器包括用于提供对存储器模块的访问的第一组接口连接和用于提供对存储器模块的访问的第二组接口连接。 存储器控制器还包括用于向存储器模块提供存储器访问信号的存储器访问电路,用于在第一模式之间进行选择,其中存储器核心的第一部分可通过第一组接口连接访问,并且存储器核心的第二部分可访问 通过第二组接口连接,以及第二模式,其中存储器核心的第一部分和第二部分都可通过第一组接口连接来访问。
    • 8. 发明授权
    • Techniques for increasing bandwidth in port-per-module memory systems having mismatched memory modules
    • 增加具有不匹配内存模块的每个模块内存系统带宽的技术
    • US06769050B1
    • 2004-07-27
    • US09948906
    • 2001-09-10
    • Frederick A. WareRichard E. PeregoCraig E. HampelEly K. Tsern
    • Frederick A. WareRichard E. PeregoCraig E. HampelEly K. Tsern
    • G06F1200
    • G06F13/1684G11C8/16
    • Techniques for increasing bandwidth in port-per-module memory systems having mismatched memory modules are disclosed. In one exemplary embodiment, the techniques are realized through a memory controller for controlling access to a memory module, wherein the memory module has a memory component with a memory core for storing data therein. The memory controller comprises a first set of interface connections for providing access to the memory module, and a second set of interface connections for providing access to the memory module. The memory controller also comprises memory access circuitry for providing memory access signals to the memory module for selecting between a first mode wherein a first portion of the memory core is accessible through the first set of interface connections and a second portion of the memory core is accessible through the second set of interface connections, and a second mode wherein both the first portion and the second portion of the memory core are accessible through the first set of interface connections.
    • 公开了用于增加具有不匹配的存储器模块的每模块模块存储器系统中的带宽的技术。 在一个示例性实施例中,通过用于控制对存储器模块的访问的存储器控​​制器来实现这些技术,其中存储器模块具有存储器组件,存储器组件具有用于在其中存储数据的存储器核心。 存储器控制器包括用于提供对存储器模块的访问的第一组接口连接和用于提供对存储器模块的访问的第二组接口连接。 存储器控制器还包括用于向存储器模块提供存储器访问信号的存储器访问电路,用于在第一模式之间进行选择,其中存储器核心的第一部分可通过第一组接口连接访问,并且存储器核心的第二部分可访问 通过第二组接口连接,以及第二模式,其中存储器核心的第一部分和第二部分都可通过第一组接口连接来访问。