会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Display Element and Method of Manufacturing the Same
    • 显示元件及其制造方法
    • US20100038645A1
    • 2010-02-18
    • US12582964
    • 2009-10-21
    • Po-Lin ChenWen-Ching TsaiChun-Nan LinKuo-Yuan Tu
    • Po-Lin ChenWen-Ching TsaiChun-Nan LinKuo-Yuan Tu
    • H01L33/00
    • H01L29/458H01L27/124H01L29/41733
    • A display element and a method of manufacturing the same are provided. The method comprises the following steps: forming a first patterned conducting layer with a gate on a substrate and a dielectric layer thereon; forming a patterned semiconductor layer on the dielectric layer, wherein the patterned semiconductor layer has a channel region, a source and a drain, and wherein the source and the drain lie on the opposite sides of the channel region; selectively depositing a barrier layer, which only wraps the patterned semiconductor layer; forming a second patterned conducting layer on the barrier layer and above the source and the drain. In the display element manufactured by the method, the barrier layer only wraps the patterned semiconductor layer.
    • 提供了一种显示元件及其制造方法。 该方法包括以下步骤:在衬底上形成具有栅极的第一图案化导电层和其上的电介质层; 在所述电介质层上形成图案化的半导体层,其中所述图案化半导体层具有沟道区,源极和漏极,并且其中所述源极和漏极位于所述沟道区的相对侧上; 选择性地沉积仅包裹图案化半导体层的阻挡层; 在阻挡层上和源极和漏极之上形成第二图案化导电层。 在通过该方法制造的显示元件中,阻挡层仅包裹图案化的半导体层。
    • 3. 发明授权
    • Display element and method of manufacturing the same
    • 显示元件及其制造方法
    • US07625788B2
    • 2009-12-01
    • US12115855
    • 2008-05-06
    • Po-Lin ChenWen-Ching TsaiChun-Nan LinKuo-Yuan Tu
    • Po-Lin ChenWen-Ching TsaiChun-Nan LinKuo-Yuan Tu
    • H01L21/00H01L21/44
    • H01L29/458H01L27/124H01L29/41733
    • A display element and a method of manufacturing the same are provided. The method comprises the following steps: forming a first patterned conducting layer with a gate on a substrate and a dielectric layer thereon; forming a patterned semiconductor layer on the dielectric layer, wherein the patterned semiconductor layer has a channel region, a source and a drain, and wherein the source and the drain lie on the opposite sides of the channel region; selectively depositing a barrier layer, which only wraps the patterned semiconductor layer; forming a second patterned conducting layer on the barrier layer and above the source and the drain. In the display element manufactured by the method, the barrier layer only wraps the patterned semiconductor layer.
    • 提供了一种显示元件及其制造方法。 该方法包括以下步骤:在衬底上形成具有栅极的第一图案化导电层和其上的电介质层; 在所述电介质层上形成图案化的半导体层,其中所述图案化半导体层具有沟道区,源极和漏极,并且其中所述源极和漏极位于所述沟道区的相对侧上; 选择性地沉积仅包裹图案化半导体层的阻挡层; 在阻挡层上和源极和漏极之上形成第二图案化导电层。 在通过该方法制造的显示元件中,阻挡层仅包裹图案化的半导体层。
    • 4. 发明申请
    • PIXEL STRUCTURE, DISPLAY PANEL, ELETRO-OPTICAL APPARATUS, AND METHOD THEREROF
    • 像素结构,显示面板,ELETRO-OPTICAL设备及其方法
    • US20090153056A1
    • 2009-06-18
    • US12060873
    • 2008-04-02
    • Po-Lin ChenChun-Nan LinShu-Feng WuWen-Ching Tsai
    • Po-Lin ChenChun-Nan LinShu-Feng WuWen-Ching Tsai
    • H01J7/44H01L21/04H01J9/00
    • H01L29/458H01L27/124H01L27/1255
    • A pixel structure disposed on a substrate including a thin film transistor (TFT), a bottom capacitor electrode, a dielectric layer, an upper capacitor electrode, a passivation layer, and a pixel electrode is provided. The TFT having a source/drain and the bottom capacitor electrode are disposed on the substrate. The dielectric layer is disposed on the bottom capacitor electrode. The upper capacitor electrode has a semiconductor layer, a barrier layer, and a metal layer. The semiconductor layer is disposed on the dielectric layer above the bottom capacitor electrode. The barrier layer is disposed on the semiconductor layer. The metal layer whose material includes copper, a copper alloy, or a combination thereof is disposed on the barrier layer. The passivation layer covers the TFT and the upper capacitor electrode and has a first opening exposing the source/drain. The pixel electrode is electrically connected to the TFT through the first opening.
    • 提供了一种设置在包括薄膜晶体管(TFT),底部电容器电极,电介质层,上部电容器电极,钝化层和像素电极的基板上的像素结构。 具有源极/漏极和底部电容器电极的TFT设置在衬底上。 电介质层设置在底部电容器电极上。 上部电容器电极具有半导体层,阻挡层和金属层。 半导体层设置在底部电容器电极上方的电介质层上。 阻挡层设置在半导体层上。 其材料包括铜,铜合金或其组合的金属层设置在阻挡层上。 钝化层覆盖TFT和上电容器电极,并且具有暴露源极/漏极的第一开口。 像素电极通过第一开口与TFT电连接。
    • 5. 发明授权
    • Pixel structure, display panel, eletro-optical apparatus, and method thererof
    • 像素结构,显示面板,电光设备及其方法
    • US08212256B2
    • 2012-07-03
    • US12060873
    • 2008-04-02
    • Po-Lin ChenChun-Nan LinShu-Feng WuWen-Ching Tsai
    • Po-Lin ChenChun-Nan LinShu-Feng WuWen-Ching Tsai
    • H01L29/04
    • H01L29/458H01L27/124H01L27/1255
    • A pixel structure disposed on a substrate including a thin film transistor (TFT), a bottom capacitor electrode, a dielectric layer, an upper capacitor electrode, a passivation layer, and a pixel electrode is provided. The TFT having a source/drain and the bottom capacitor electrode are disposed on the substrate. The dielectric layer is disposed on the bottom capacitor electrode. The upper capacitor electrode has a semiconductor layer, a barrier layer, and a metal layer. The semiconductor layer is disposed on the dielectric layer above the bottom capacitor electrode. The barrier layer is disposed on the semiconductor layer. The metal layer whose material includes copper, a copper alloy, or a combination thereof is disposed on the barrier layer. The passivation layer covers the TFT and the upper capacitor electrode and has a first opening exposing the source/drain. The pixel electrode is electrically connected to the TFT through the first opening.
    • 提供了一种设置在包括薄膜晶体管(TFT),底部电容器电极,电介质层,上部电容器电极,钝化层和像素电极的基板上的像素结构。 具有源极/漏极和底部电容器电极的TFT设置在衬底上。 电介质层设置在底部电容器电极上。 上部电容器电极具有半导体层,阻挡层和金属层。 半导体层设置在底部电容器电极上方的电介质层上。 阻挡层设置在半导体层上。 其材料包括铜,铜合金或其组合的金属层设置在阻挡层上。 钝化层覆盖TFT和上电容器电极,并且具有暴露源极/漏极的第一开口。 像素电极通过第一开口与TFT电连接。
    • 7. 发明申请
    • Thin film transistor and method for manufaturing thereof
    • 薄膜晶体管及其制造方法
    • US20090101903A1
    • 2009-04-23
    • US12221615
    • 2008-08-05
    • Po-Lin ChenKuo-Yuan TuWen-Ching TsaiChun-Nan LinShu-Feng Wu
    • Po-Lin ChenKuo-Yuan TuWen-Ching TsaiChun-Nan LinShu-Feng Wu
    • H01L33/00H01L21/00
    • H01L29/458H01L27/124
    • A thin-film transistor (TFT) includes a gate electrode, a gate dielectric layer, a semiconductor layer, source/drain electrodes, a passivation layer and a protection layer. The gate electrode is disposed on a substrate. The gate dielectric layer covers the gate electrode and the substrate. The semiconductor layer is disposed on the gate dielectric layer and above the gate electrode. The semiconductor layer has a channel region disposed above the gate electrode and source/drain regions disposed at both sides of the channel region. The source/drain electrodes are disposed on the source/drain regions of the semiconductor layer and each has a barrier layer disposed on the source/drain regions of the semiconductor layer and a conductive layer disposed on the barrier layer. The passivation layer is disposed over the surface of the source/drain electrodes. The protection layer is disposed over the substrate, the passivation layer, and the channel region of the semiconductor layer.
    • 薄膜晶体管(TFT)包括栅电极,栅极电介质层,半导体层,源极/漏极,钝化层和保护层。 栅电极设置在基板上。 栅介质层覆盖栅电极和衬底。 半导体层设置在栅极电介质层上并在栅电极上方。 半导体层具有设置在沟道区两侧的栅电极和源极/漏极区上方的沟道区。 源极/漏极设置在半导体层的源极/漏极区域上,并且每个具有设置在半导体层的源极/漏极区域上的势垒层和设置在阻挡层上的导电层。 钝化层设置在源/漏电极的表面上。 保护层设置在衬底,钝化层和半导体层的沟道区之上。
    • 8. 发明授权
    • Thin film transistor and method for manufacturing thereof
    • 薄膜晶体管及其制造方法
    • US08760593B2
    • 2014-06-24
    • US12221615
    • 2008-08-05
    • Po-Lin ChenKuo-Yuan TuWen-Ching TsaiChun-Nan LinShu-Feng Wu
    • Po-Lin ChenKuo-Yuan TuWen-Ching TsaiChun-Nan LinShu-Feng Wu
    • G02F1/136H01L29/04H01L21/00
    • H01L29/458H01L27/124
    • A thin-film transistor (TFT) includes a gate electrode, a gate dielectric layer, a semiconductor layer, source/drain electrodes, a passivation layer and a protection layer. The gate electrode is disposed on a substrate. The gate dielectric layer covers the gate electrode and the substrate. The semiconductor layer is disposed on the gate dielectric layer and above the gate electrode. The semiconductor layer has a channel region disposed above the gate electrode and source/drain regions disposed at both sides of the channel region. The source/drain electrodes are disposed on the source/drain regions of the semiconductor layer and each has a barrier layer disposed on the source/drain regions of the semiconductor layer and a conductive layer disposed on the barrier layer. The passivation layer is disposed over the surface of the source/drain electrodes. The protection layer is disposed over the substrate, the passivation layer, and the channel region of the semiconductor layer.
    • 薄膜晶体管(TFT)包括栅电极,栅极电介质层,半导体层,源极/漏极,钝化层和保护层。 栅电极设置在基板上。 栅介质层覆盖栅电极和衬底。 半导体层设置在栅极电介质层上并在栅电极上方。 半导体层具有设置在沟道区两侧的栅电极和源极/漏极区上方的沟道区。 源极/漏极设置在半导体层的源极/漏极区域上,并且每个具有设置在半导体层的源极/漏极区域上的势垒层和设置在阻挡层上的导电层。 钝化层设置在源/漏电极的表面上。 保护层设置在衬底,钝化层和半导体层的沟道区之上。
    • 9. 发明申请
    • PIXEL STRUCTURE, DISPLAY PANEL, ELECTRO-OPTICAL APPARATUS, AND METHOD THEREOF
    • 像素结构,显示面板,电光设备及其方法
    • US20120261755A1
    • 2012-10-18
    • US13477077
    • 2012-05-22
    • Po-Lin ChenChun-Nan LinShu-Feng WuWen-Ching Tsai
    • Po-Lin ChenChun-Nan LinShu-Feng WuWen-Ching Tsai
    • H01L29/786H01L21/336
    • H01L29/458H01L27/124H01L27/1255
    • A pixel structure disposed on a substrate including a thin film transistor (TFT), a passivation layer, and a pixel electrode is provided. The TFT includes a gate, a dielectric layer, a channel layer, and a source/drain sequentially disposed on the substrate. The source/drain is disposed on a portion of the channel layer and has a semiconductor layer, a barrier layer and a metal layer. The barrier layer is disposed on a portion of the semiconductor layer. The metal layer is disposed on the barrier layer. The barrier layer is in contact with the semiconductor layer and the metal layer. Both of the metal layer and the barrier layer are positioned within a projection area of the semiconductor layer. The passivation layer covers the TFT and the dielectric layer and has a first opening exposing the source/drain. The pixel electrode is electrically connected to the TFT through the first opening.
    • 设置在包括薄膜晶体管(TFT),钝化层和像素电极的基板上的像素结构。 TFT包括顺序地设置在基板上的栅极,电介质层,沟道层和源极/漏极。 源极/漏极设置在沟道层的一部分上并具有半导体层,势垒层和金属层。 阻挡层设置在半导体层的一部分上。 金属层设置在阻挡层上。 阻挡层与半导体层和金属层接触。 金属层和阻挡层都位于半导体层的投影区域内。 钝化层覆盖TFT和电介质层,并且具有暴露源极/漏极的第一开口。 像素电极通过第一开口与TFT电连接。