会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Low cost and high RAS mirrored memory
    • 低成本和高RAS镜像记忆
    • US06766429B1
    • 2004-07-20
    • US09652752
    • 2000-08-31
    • Patrick Maurice BlandThomas Basil Smith, IIIRobert Brett TremaineMichael Edward Wazlowski
    • Patrick Maurice BlandThomas Basil Smith, IIIRobert Brett TremaineMichael Edward Wazlowski
    • G06F1200
    • G06F11/1666G06F11/20G06F12/023G06F12/0292G06F2212/401
    • An architecture, method and apparatus for a data processing system having memory compression and two common memories forming either a single unified memory, or a dual memory system capable of continuous operation in the presence of a hardware failure or redundant “duplex” computer maintenance outage, without the cost of duplicating the memory devices. A memory controller employs hardware memory compression to reduce the memory requirement by half, which compensates for the doubling of the memory needed for the redundant storage. The memory controller employs error detection and correction code that is used to detect storage subsystem failure during read accesses. Upon detection of a fault, the hardware automatically reissues the read access to a separate memory bank that is logically identical to the faulty bank. After a memory bank is identified as faulty, the memory controller precludes further read access to the bank, permitting replacement without interruption to the application or operating system software operation.
    • 具有存储器压缩的数据处理系统的结构,方法和装置以及形成单个统一存储器的两个公共存储器或能够在存在硬件故障或冗余“双工”计算机维护中断时能够连续操作的双存储器系统, 而不需要复制存储器件的成本。 存储器控制器采用硬件存储器压缩以将存储器需求减少一半,这补偿了冗余存储器所需的存储器的倍增。 存储器控制器采用错误检测和校正码,用于在读取访问期间检测存储子系统故障。 在检测到故障时,硬件自动将读访问重新发送到逻辑上与故障库相同的单独的存储体。 在存储器被识别为故障之后,存储器控制器排除对存储体的进一步读取访问,允许更换而不中断应用程序或操作系统软件操作。
    • 6. 发明授权
    • Fault-tolerant network with node branching
    • 具有节点分支的容错网络
    • US4112488A
    • 1978-09-05
    • US556086
    • 1975-03-07
    • Thomas Basil Smith, III
    • Thomas Basil Smith, III
    • G06F11/00H04L12/00G06F3/00H04L5/00
    • G06F11/181G06F11/18H04L12/00
    • A network for providing data communication among a plurality of remote units and between such remote units and a central processor complex in which a plurality of node units are each associated with one or more remote units. The node units and central processor complex are interconnected by communications links, a selected number of such links being activated and each of the terminals of each node unit being assigned an appropriate status so that each node unit is in communication with the central processor complex through a unique path comprising one or more activated links. The configuration of activated communication lins can be re-arranged periodically so that over a predetermined time period each of the links is activated at least once.
    • 一种用于在多个远程单元之间以及在这些远程单元与中央处理器复合体之间提供数据通信的网络,其中多个节点单元各自与一个或多个远程单元相关联。 节点单元和中央处理器复合体通过通信链路相互连接,所选择数量的这种链路被激活,并且每个节点单元的每个终端被分配适当的状态,使得每个节点单元通过一个 唯一路径包括一个或多个激活的链接。 激活的通信信道的配置可以周期性重新布置,使得在预定时间段内每个链路被激活至少一次。
    • 9. 发明授权
    • Method and system for unifying memory access for CPU and IO operations
    • 用于统一CPU和IO操作的内存访问的方法和系统
    • US07739474B2
    • 2010-06-15
    • US11348805
    • 2006-02-07
    • Antonius Paulus EngbersenJulian SatranEdi ShmueliThomas Basil Smith, III
    • Antonius Paulus EngbersenJulian SatranEdi ShmueliThomas Basil Smith, III
    • G06F9/26
    • G06F12/1483
    • A system and method for unifying access to a physical memory by operations using virtual addresses of the same virtual address space are provided. The operations may be generated by at least one central processing unit (CPU operations) and/or by at least one IO device (IO operations). The system may include a bus arranged to transfer data and virtual addresses of the same virtual address space from the central processing unit (CPU) and the IO device to a unified memory management unit (UMMU), a unified memory management unit (UMMU) arranged to translate the virtual addresses to physical addresses, and to protect the physical memory from illegal access attempts of the CPU operations and the IO operations. The system may further include a memory controller arranged to manage access to the physical memory. The access is done by using physical addresses.
    • 提供了通过使用相同虚拟地址空间的虚拟地址的操作来统一访问物理存储器的系统和方法。 操作可以由至少一个中央处理单元(CPU操作)和/或至少一个IO设备(IO操作)生成。 系统可以包括布置成将来自中央处理单元(CPU)和IO设备的相同虚拟地址空间的数据和虚拟地址传输到统一存储器管理单元(UMMU)的总线,布置在统一存储器管理单元(UMMU) 将虚拟地址转换为物理地址,并保护物理内存免受CPU操作和IO操作的非法访问尝试。 系统还可以包括布置成管理对物理存储器的访问的存储器控​​制器。 访问通过使用物理地址完成。
    • 10. 发明授权
    • Low cost and high RAS mirrored memory
    • 低成本和高RAS镜像记忆
    • US07287138B2
    • 2007-10-23
    • US10859826
    • 2004-06-03
    • Patrick Maurice BlandThomas Basil Smith, IIIRobert Brett TremaineMichael Edward Wazlowski
    • Patrick Maurice BlandThomas Basil Smith, IIIRobert Brett TremaineMichael Edward Wazlowski
    • G06F12/00
    • G06F11/1666G06F11/20G06F12/023G06F12/0292G06F2212/401
    • An architecture, method and apparatus for a data processing system having memory compression and two common memories forming either a single unified memory, or a dual memory system capable of continuous operation in the presence of a hardware failure or redundant “duplex” computer maintenance outage, without the cost of duplicating the memory devices. A memory controller employs hardware memory compression to reduce the memory requirement by half, which compensates for the doubling of the memory needed for the redundant storage. The memory controller employs error detection and correction code that is used to detect storage subsystem failure during read accesses. Upon detection of a fault, the hardware automatically reissues the read access to a separate memory bank that is logically identical to the faulty bank. After a memory bank is identified as faulty, the memory controller precludes further read access to the bank, permitting replacement without interruption to the application or operating system software operation.
    • 具有存储器压缩的数据处理系统的结构,方法和装置以及形成单个统一存储器的两个公共存储器或能够在存在硬件故障或冗余“双工”计算机维护中断时能够连续操作的双存储器系统, 而不需要复制存储器件的成本。 存储器控制器采用硬件存储器压缩以将存储器需求减少一半,这补偿了冗余存储器所需的存储器的倍增。 存储器控制器采用错误检测和校正码,用于在读取访问期间检测存储子系统故障。 在检测到故障时,硬件自动将读访问重新发送到逻辑上与故障库相同的单独的存储体。 在存储器被识别为故障之后,存储器控制器排除对存储体的进一步读取访问,允许更换而不中断应用程序或操作系统软件操作。