会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Data conversion
    • 数据转换
    • US07515075B1
    • 2009-04-07
    • US11856353
    • 2007-09-17
    • Paul WallnerChaitanya DudhaPeter GregoriusMasthan Devalla
    • Paul WallnerChaitanya DudhaPeter GregoriusMasthan Devalla
    • H03M9/00
    • G06F5/06H03K5/135H03M9/00
    • A circuit includes a data conversion circuit including a first input configured to receive a first serial data stream, a second input configured to receive a second serial data stream, and a third input configured to receive a third serial data stream. A first sampling circuit is coupled to the first, second, and third inputs and is configured to sample the first to third data streams based on a plurality of clock signals and to generate a corresponding plurality of first sampled signals. A second sampling circuit is configured to sample the plurality of first sampled signals based on a further clock signal. The further clock signal has a clock frequency different from a clock frequency underlying the first to third serial data streams.
    • 电路包括数据转换电路,其包括被配置为接收第一串行数据流的第一输入,被配置为接收第二串行数据流的第二输入和被配置为接收第三串行数据流的第三输入。 第一采样电路耦合到第一,第二和第三输入,并且被配置为基于多个时钟信号对第一至第三数据流进行采样,并且生成对应的多个第一采样信号。 第二采样电路被配置为基于另一个时钟信号对多个第一采样信号进行采样。 另外的时钟信号的时钟频率不同于第一到第三串行数据流的时钟频率。
    • 2. 发明申请
    • DATA CONVERSION
    • 数据转换
    • US20090073010A1
    • 2009-03-19
    • US11856353
    • 2007-09-17
    • Paul WallnerChaitanya DudhaPeter GregoriusMasthan Devalla
    • Paul WallnerChaitanya DudhaPeter GregoriusMasthan Devalla
    • H03M9/00
    • G06F5/06H03K5/135H03M9/00
    • A circuit includes a data conversion circuit including a first input configured to receive a first serial data stream, a second input configured to receive a second serial data stream, and a third input configured to receive a third serial data stream. A first sampling circuit is coupled to the first, second, and third inputs and is configured to sample the first to third data streams based on a plurality of clock signals and to generate a corresponding plurality of first sampled signals. A second sampling circuit is configured to sample the plurality of first sampled signals based on a further clock signal. The further clock signal has a clock frequency different from a clock frequency underlying the first to third serial data streams.
    • 电路包括数据转换电路,其包括被配置为接收第一串行数据流的第一输入,被配置为接收第二串行数据流的第二输入和被配置为接收第三串行数据流的第三输入。 第一采样电路耦合到第一,第二和第三输入,并且被配置为基于多个时钟信号对第一至第三数据流进行采样,并且生成对应的多个第一采样信号。 第二采样电路被配置为基于另一个时钟信号对多个第一采样信号进行采样。 另外的时钟信号的时钟频率不同于第一到第三串行数据流的时钟频率。
    • 4. 发明申请
    • Controller
    • 控制器
    • US20080222443A1
    • 2008-09-11
    • US11813952
    • 2006-01-04
    • Paul WallnerPeter GregoriusRalf Schledz
    • Paul WallnerPeter GregoriusRalf Schledz
    • G06F1/08
    • H03M9/00
    • The invention relates to a controller for generating control signals (evload_o, odload_o, st_chgclk_o, clk_o , clkorfiford_i) synchronous with a continuous clock signal (clk_hr_i) input to it for a device (1) to be controlled synchronously with the clock signal (clk_hr_i), wherein the controller (SE) has: register means for registering at least one set signal (st_load_i, st_fiford_i), comprising a plurality of bit positions, counting means for counting edges of the clock signal (clk_hr_i) depending on one or a plurality of set signals respectively registered in the register means, and synchronization and output means for synchronizing a value counted by the counting means with the clock signal (clk_hr_i) and the registered set signal and outputting at least one of the control signals, wherein the register means, the counting means and the synchronization and output means are configured and connected to one another in such a way that the output control signal(s), depending on the respectively registered set signal, occupies (occupy) one of a plurality of temporal positions with a respective phase difference of an integral multiple of half a clock cycle synchronously with the leading or trailing edge of the clock signal. The controller can be applied in particular for controlling the synchronous parallel-serial converter for converting a parallel input signal comprising k bit positions into a serial output signal sequence synchronously with the clock signal (clk_hr_i), which converter is provided in a transmitting circuit in the interface circuit of a very fast DDR DRAM semiconductor memory component of the coming memory generation (e.g. DDR4).
    • 本发明涉及一种与时钟信号(clk_hr_i)同步控制的与设备(1)输入的连续时钟信号(clk_hr_i)同步的控制信号(evload_o,odload_o,st_chgclk_o,clk_o,st_chgclk_o,clk_o,stkorfiford_i) ,其中所述控制器(SE)具有:寄存器装置,用于登记包括多个位位置的至少一个设置信号(st_load_i,st_fiford_i),用于根据一个或多个位位置对时钟信号(clk_hr_i)的边沿进行计数的计数装置 设置分别登记在寄存器装置中的信号,以及同步和输出装置,用于使由计数装置计数的值与时钟信号(clk_hr_i)和登记的设置信号同步,并输出至少一个控制信号,其中寄存器装置, 计数装置和同步和输出装置被配置和彼此连接,使得输出控制信号取决于相应的 有效登记的设定信号占据(占据)多个时间位置中的一个,具有与时钟信号的前沿或后沿同步的半个时钟周期的整数倍的相位差。 控制器可以特别用于控制同步并行 - 串行转换器,用于将包括k位位置的并行输入信号转换为与时钟信号(clk_hr_i)同步的串行输出信号序列,该时钟信号(clk_hr_i)被提供在发送电路中 接口电路的即将到来的存储器生成(例如DDR4)的非常快的DDR DRAM半导体存储器组件。
    • 5. 发明授权
    • Semiconductor memory chip
    • 半导体存储芯片
    • US07221615B2
    • 2007-05-22
    • US11242150
    • 2005-10-04
    • Paul WallnerMartin StreiblManfred MenkeYukio FukuzoChristian SichertPeter Gregorius
    • Paul WallnerMartin StreiblManfred MenkeYukio FukuzoChristian SichertPeter Gregorius
    • G11C7/00G11C8/00
    • G11C7/1006G11C11/4096
    • A semiconductor memory chip includes: a reception interface section for receiving external data, command, and address signals in form of serial signal frames; an intermediate data buffer for intermediately storing write data and, optionally, write data mask bits to be written to a memory cell array; a memory core having a bank organized memory cell array; a decoder section for decoding an address derived from a signal frame received from the reception interface section for writing/reading data in/from one or more memory banks of the memory cell array in accordance with a write/read command within one or more received signal frames; and a frame decoder provided as an interface between the reception interface section and the memory core for decoding one or more commands included in one or more frames and outputting data addresses, command, and read/write access indication signals to the memory core and to the intermediate data buffer.
    • 半导体存储器芯片包括:接收接口部分,用于以串行信号帧的形式接收外部数据,命令和地址信号; 中间数据缓冲器,用于中间存储写入数据,以及可选地写入要写入存储单元阵列的数据屏蔽位; 具有存储体组织的存储单元阵列的存储器核心; 解码器部分,用于对从接收接口部分接收的信号帧导出的地址进行解码,用于根据在一个或多个接收信号中的写入/读取命令向/从存储器单元阵列的一个或多个存储器组写入/读取数据 框架 以及帧解码器,被设置为在接收接口部分和存储器核心之间的接口,用于解码包括在一个或多个帧中的一个或多个命令,并将数据地址,命令和读/写访问指示信号输出到存储器核心 中间数据缓冲区。
    • 6. 发明授权
    • Memory system with two clock lines and a memory device
    • 具有两个时钟线和存储器件的存储器系统
    • US07173877B2
    • 2007-02-06
    • US10955177
    • 2004-09-30
    • Hermann RuckerbauerChristian SichertDominique SavignacPeter GregoriusPaul Wallner
    • Hermann RuckerbauerChristian SichertDominique SavignacPeter GregoriusPaul Wallner
    • G11C8/00
    • G11C5/04G11C5/063G11C7/22G11C7/222G11C11/4076
    • The present invention relates to a memory system having a memory device with two clock lines. One embodiment of the present invention provides a memory system comprising at least one memory device, a memory controller to control operation of the memory device, a first clock line which extends from a write clock output of the memory controller to a clock port of the memory device to provide a clock signal to the memory device, and a second clock line which extends from the clock port of the memory device to a read clock input of the memory controller to forward the clock signal applied to the clock port of the memory device back to a read clock input of the memory controller. The memory device may further comprise a synchronization circuit adapted to receive the clock signal from the memory controller and to, provide an output data synchronized to the forwarded clock signal.
    • 本发明涉及一种具有两条时钟线的存储器件的存储器系统。 本发明的一个实施例提供了一种存储器系统,其包括至少一个存储器件,用于控制存储器件的操作的存储器控​​制器,从存储器控制器的写时钟输出延伸到存储器的时钟端口的第一时钟线 向存储器件提供时钟信号的第二时钟线,以及从存储器件的时钟端口延伸到存储器控制器的读时钟输入端的第二时钟线,以将施加到存储器件的时钟端口的时钟信号转发回 到存储器控制器的读时钟输入。 存储器件还可以包括同步电路,其适于从存储器控制器接收时钟信号,并提供与转发的时钟信号同步的输出数据。
    • 7. 发明申请
    • Semiconductor memory chip and memory system
    • 半导体存储器芯片和存储器系统
    • US20070028028A1
    • 2007-02-01
    • US11193184
    • 2005-07-29
    • Paul WallnerPeter Gregorius
    • Paul WallnerPeter Gregorius
    • G06F12/06G06F12/00
    • G11C5/04G11C7/10
    • In a semiconductor memory system having a loop forward architecture, the command, address and write data stream and the separate read data stream in form of protocol-based frames transmitted to/from memory chips in the following order: memory controller to the first memory chip, to the second memory chip, to the third memory chip and to the fourth memory chip and the read data stream is transferred from the fourth memory chip to the memory controller. With each command usually one of four memory chips is accessed for data processing, while three of four memory chips have only to fulfil a simple re-drive of CAwD stream and read data stream stream. By separately transferring a rank select signal not embedded in the frame from the memory controller to each memory chip a lot of more flexibility for these tasks can be achieved. Each memory chip includes a rank select switching section receiving the separately transferred rank select signal and decoding therefrom signal states which are used to select whether a CAwD signal stream is to be sent to the own memory core and processed or re-driven to the next memory chip and whether a read data stream is to be taken from its own memory core or from a read data input interface to be re-driven to the next memory chip.
    • 在具有环路向前架构的半导体存储器系统中,按照以下顺序将命令,地址和写入数据流以及以存储器芯片发送到基于协议的帧的形式的单独读取数据流:存储器控制器到第一存储器芯片 到第二存储器芯片到第三存储器芯片和第四存储器芯片,并且读取数据流从第四存储器芯片传送到存储器控制器。 对于每个命令,通常访问四个存储器芯片中的一个用于数据处理,而四个存储器芯片中的三个只能实现CAwD流的简单重新驱动并读取数据流流。 通过将未嵌入帧中的等级选择信号从存储器控制器分别传送到每个存储器芯片,可以实现对这些任务的更多灵活性。 每个存储器芯片包括等级选择切换部分,其接收单独传送的等级选择信号并从其中解码用于选择是否将CAwD信号流发送到自己的存储器核心并被处理或重新驱动到下一个存储器的信号状态 以及从其自己的存储器核心还是从读取的数据输入接口取出读取数据流以被重新驱动到下一个存储器芯片。
    • 8. 发明申请
    • High-speed interface circuit for semiconductor memory chips and memory system including semiconductor memory chips
    • 用于半导体存储器芯片的高速接口电路和包括半导体存储器芯片的存储器系统
    • US20060285424A1
    • 2006-12-21
    • US11152769
    • 2005-06-15
    • Peter GregoriusMartin StreiblPaul WallnerThomas Rickes
    • Peter GregoriusMartin StreiblPaul WallnerThomas Rickes
    • G11C8/00
    • G06F13/4243G11C7/1051G11C7/106G11C7/1078G11C7/1087G11C2207/107
    • A high-speed interface circuit is implemented in a semiconductor memory chip including a memory core, a first interface circuit section, and a second interface circuit section. The first interface circuit section is connectable to a write data-/command and address signal bus, includes a write data-/command and address re-driver/transmitter path (which may be transparent) and does not include any clock signal synchronizing circuitry, and a main write signal path including a serial-to-parallel converting and synchronizing device to synchronize with a reference clock signal received write data-/command and address signals and delivering the parallel converted write signals to the memory core. The second interface circuit section is connectable to a read data bus and includes a transparent read data re-driver/transmitter path for transmitting and re-driving received serial read data to a succeeding semiconductor memory chip and a main read signal path for inserting the parallel-to-serial converted read data from the memory core into the received serial read data stream, synchronizing the parallel-to-serial converted read data with the reference clock signal and providing the serialized read data stream to a serial read data input terminal of a corresponding second interface circuit section of a succeeding same memory chip or to a memory controller.
    • 在包括存储器核心,第一接口电路部分和第二接口电路部分的半导体存储器芯片中实现高速接口电路。 第一接口电路部分可连接到写数据/命令和地址信号总线,包括写数据/命令和地址重新驱动器/发射机路径(其可以是透明的)并且不包括任何时钟信号同步电路, 以及包括串行到并行转换和同步装置的主写信号路径,以与接收到的写数据/命令和地址信号的参考时钟信号同步并将并行转换的写入信号传送到存储器核。 第二接口电路部分可连接到读数据总线,并且包括用于将接收的串行读取数据发送和重新驱动到后续半导体存储器芯片的透明读取数据重新驱动器/发送器路径和用于插入并行的主读取信号路径 将串行转换的读取数据从存储器核心转换成接收到的串行读取数据流,将并行到串行转换的读取数据与参考时钟信号同步,并将串行读取数据流提供给串行读取数据输入端 相应的相同存储器芯片的相应的第二接口电路部分或存储器控制器。
    • 9. 发明申请
    • Control unit for deactivating and activating the control signals
    • 用于禁用和激活控制信号的控制单元
    • US20060221761A1
    • 2006-10-05
    • US11355801
    • 2006-02-16
    • Paul WallnerPeter Gregorius
    • Paul WallnerPeter Gregorius
    • G11C8/00
    • G11C7/1078G11C7/1051G11C7/1066G11C7/1072G11C7/1093G11C7/222
    • A control unit is set up to generate and output periodic clock signals, that are in sync with and at the same frequency as a periodic basic clock that is input into it, and periodic control signals, that are likewise in sync with the basic clock, and to turn on/turn off output of at least the clock signal in reaction to an activation/deactivation signal, which is routed to it externally, to a synchronous parallel/serial converter executing synchronization and serialization of a parallel data signal with the basic clock. Whereas output of the clock signal and optionally of the control signals are turned off, immediately after the activation/deactivation signal has assumed its deactivation state, the control unit is able to synchronize turning control signals on again, when the activation/deactivation signal has assumed its activation state.
    • 设置控制单元以产生和输出周期性的时钟信号,其与输入到其中的周期性基本时钟同步并且处于相同的频率,同时与基本时钟同步的周期性控制信号, 并且响应于从外部路由到其的激活/去激活信号,至少打开/关闭至少时钟信号的输出到执行与基本时钟的并行数据信号的同步和串行化的同步并行/串行转换器 。 尽管时钟信号的输出和可选择的控制信号的输出在激活/去激活信号已经采取其去激活状态之后立即关闭,但是当激活/去激活信号已经假定时,控制单元能够再次同步转向控制信号 其激活状态。