会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明申请
    • SYSTEM FOR PROVIDING READ CLOCK SHARING BETWEEN MEMORY DEVICES
    • 用于在存储器件之间提供读取时钟共享的系统
    • US20090161475A1
    • 2009-06-25
    • US11959711
    • 2007-12-19
    • Kyu-hyoun KimPaul W. Coteus
    • Kyu-hyoun KimPaul W. Coteus
    • G11C8/18
    • G11C5/04G11C7/1066G11C7/1072G11C7/22G11C7/222G11C7/225H03L7/07H03L7/0812
    • A system for providing read clock sharing between memory devices. The system includes a memory device having an external clock receiver, a read clock receiver, and a phase comparator. The phase comparator synchronizes an internal read clock generated at the memory device. The phase comparator additionally synchronizes one of an external clock received by the external clock receiver and an external read clock received by the read clock receiver. The results of the synchronizing are utilized to refresh the internal read clock. The memory device also includes a mechanism, a read clock driver and a mode register fit. The mechanism is utilized to select between the external clock and the external read clock as input to the phase comparator. The read clock driver outputs the internal read clock generated at the memory device to a read clock output pin. The mode register bit controls the selection of the mechanism, the enabling and disabling of the read clock receiver and the enabling and disabling of the read clock driver.
    • 一种用于在存储器件之间提供读时钟共享的系统。 该系统包括具有外部时钟接收器,读取时钟接收器和相位比较器的存储器件。 相位比较器同步存储器件产生的内部读时钟。 相位比较器还将由外部时钟接收器接收到的外部时钟和由读取时钟接收器接收到的外部读取时钟之一进行同步。 利用同步的结果刷新内部读时钟。 存储器件还包括机构,读时钟驱动器和模式寄存器配合。 该机制用于在外部时钟和外部读取时钟之间选择作为相位比较器的输入。 读时钟驱动器将存储器件产生的内部读时钟输出到读时钟输出引脚。 模式寄存器位控制机制的选择,读时钟接收器的使能和禁止以及读时钟驱动器的使能和禁止。
    • 10. 发明授权
    • Providing a memory device having a shared error feedback pin
    • 提供具有共享错误反馈引脚的存储器件
    • US08359521B2
    • 2013-01-22
    • US12018030
    • 2008-01-22
    • Kyu-hyoun KimPaul W. CoteusTimothy J. Dell
    • Kyu-hyoun KimPaul W. CoteusTimothy J. Dell
    • H03M13/00G11C29/00
    • G06F11/1004
    • A system and method for providing a memory device having a shared error feedback pin. The system includes a memory device having a data interface configured to receive data bits and CRC bits, CRC receiving circuitry, CRC creation circuitry, a memory device pad, and driver circuitry. The CRC receiving circuitry utilizes a CRC equation for the detection of errors in one or more of the received data and the received CRC bits. The CRC creation circuitry utilizes the CRC equation for the creation of CRC bits consistent with data to be transmitted to a separate device bits. The memory device pad is configured for reporting of any errors detected in the received data and the received CRC bits. The driver circuitry is connected to the memory device pad and merged with one or more other driver circuitries resident on one or more other memory devices into an error reporting line.
    • 一种用于提供具有共享错误反馈引脚的存储器件的系统和方法。 该系统包括具有被配置为接收数据比特和CRC比特,CRC接收电路,CRC创建电路,存储器装置垫和驱动器电路的数据接口的存储器装置。 CRC接收电路利用CRC方程来检测一个或多个接收数据和接收的CRC比特中的错误。 CRC创建电路利用CRC方程来创建与要发送到单独设备位的数据一致的CRC位。 存储器件焊盘被配置为报告在接收的数据和接收的CRC位中检测到的任何错误。 驱动器电路连接到存储器件焊盘并与驻留在一个或多个其它存储器件上的一个或多个其它驱动器电路合并到错误报告行中。