会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor device having a protection circuit, and electronic system
including the same
    • 具有保护电路的半导体装置和包括该保护电路的电子系统
    • US5638246A
    • 1997-06-10
    • US10572
    • 1993-01-28
    • Kozo SakamotoIsao YoshidaMasatoshi MorikawaShigeo OhtakaHideki Tsunoda
    • Kozo SakamotoIsao YoshidaMasatoshi MorikawaShigeo OhtakaHideki Tsunoda
    • H02H5/04H03K17/08H03K17/082
    • H02H5/044H03K17/0822H03K2017/0806
    • In a semiconductor device including a power MOSFET (M.sub.0) for the output stage, a temperature detection circuit produces an output signal upon detecting an abnormal rise in the chip temperature, the signal turns on a set input element (M.sub.1) in a latch circuit so that the latch circuit becomes a set state, the set output of the latch circuit turns on a control element (M.sub.5), causing the power MOSFET to become non-conductive so that it is protected from destruction. The latch circuit is not brought to a reset state even if the external gate terminal of the device is brought to zero volt. With a voltage outside the range of the normal input signal, e.g., a large negative voltage, being applied to the external gate terminal, the gate capacitance of the control element (M.sub.5) discharges, and consequently the latch circuit is brought to the reset state and the protective operation is cancelled. The semiconductor device is further provided with an external reset terminal, and the protective operation can also be cancelled through the application of a reset signal to the external reset terminal. The semiconductor device is protected from destruction and also from deterioration of characteristics of the power MOSFET (M.sub.0), and yet the protective operation is not cancelled erroneously by the normal input signal.
    • 在包括用于输出级的功率MOSFET(M0)的半导体器件中,温度检测电路在检测到芯片温度的异常升高时产生输出信号,该信号使锁存电路中的设定输入元件(M1)接通,从而 锁存电路变为置位状态,锁存电路的设定输出导通控制元件(M5),使功率MOSFET变得不导通,从而防止其破坏。 即使器件的外部栅极端子达到零伏,锁存电路也不会进入复位状态。 在外部栅极端子施加正常输入信号(例如,大的负电压)的范围之外的电压时,控制元件(M5)的栅极电容放电,因此锁存电路进入复位状态 并且保护操作被取消。 半导体器件还具有外部复位端子,并且还可以通过向外部复位端子施加复位信号来取消保护操作。 保护半导体器件不受破坏,也可以防止功率MOSFET(M0)的特性恶化,而保护操作也不会被正常输入信号错误地消除。
    • 3. 发明授权
    • Insulated gate type semiconductor apparatus with a control circuit
    • 具有控制电路的绝缘栅型半导体装置
    • US06385025B2
    • 2002-05-07
    • US09797983
    • 2001-03-05
    • Kozo SakamotoIsao Yoshida
    • Kozo SakamotoIsao Yoshida
    • H02H300
    • H03K17/0828H03K17/0822H03K2017/0806
    • A semiconductor apparatus such as a power MOSFET, an IGBT, or the like is provided having therein a control circuit such as an over-heating protection circuit and an over-current protection circuit, which realizes both of high-speed operation and prevention of erroneous operation caused by a parasitic device. To prevent erroneous operation, the control circuit controls so that when the voltage of a gate terminal is positive relative to that of a source terminal, a first switch circuit is turned on, when the voltage of the gate terminal is negative relative to that of the source terminal, a second switch circuit is turned on, and when the gate terminal and the source terminal have an almost same potential and a drain terminal has a high potential, the second switch circuit is turned on, thereby reducing leakage current from the drain terminal to the gate terminal.
    • 提供诸如功率MOSFET,IGBT等的半导体装置,其中具有诸如过热保护电路和过电流保护电路的控制电路,其实现高速操作和防止错误 由寄生器件引起的操作。 为了防止错误操作,控制电路进行控制,使得当栅极端子的电压相对于源极端子的电压为正时,第一开关电路导通,当栅极端子的电压相对于栅极端子的电压为负时 源极端子,第二开关电路导通,并且当栅极端子和源极端子具有几乎相同的电位且漏极端子具有高电位时,第二开关电路导通,从而减少漏极端子的漏电流 到门终端。
    • 4. 发明授权
    • Insulated gate type semiconductor apparatus with a control circuit
    • 具有控制电路的绝缘栅型半导体装置
    • US06201677B1
    • 2001-03-13
    • US09489736
    • 2000-01-21
    • Kozo SakamotoIsao Yoshida
    • Kozo SakamotoIsao Yoshida
    • H02H308
    • H03K17/0828H03K17/0822H03K2017/0806
    • There is disclosed a semiconductor apparatus such as a power MOSFET, an IGBT, or the like having therein a control circuit such as an over-heating protection circuit and an over-current protection circuit, which realizes both of high-speed operation and prevention of erroneous operation caused by a parasitic device. In order to prevent erroneous operation of a power MOSFET 30 and a protection circuit 21 caused by a parasitic npn transistor 29 of an MOSFET 32, a control circuit 20 controls so that when the voltage of a gate terminal 2 is positive relative to that of a source terminal 3, a switch circuit SW3 is turned on, when the voltage of the gate terminal 2 is negative relative to that of the source terminal 3, a switch circuit SW2 is turned on, and when the gate terminal 2 and the source terminal 3 have an almost same potential and a drain terminal 1 has a high potential, the switch circuit SW2 is turned on. By adding such a control circuit, an insulated gate semiconductor apparatus having therein the protection circuit according to the invention can reduce a leakage current flowing from the drain terminal to the gate terminal when a negative voltage is applied to the gate and can operate at high speed without causing drop of a drain breakdown voltage.
    • 公开了具有诸如过热保护电路和过电流保护电路等控制电路的功率MOSFET,IGBT等半导体装置,实现了高速运行和防止 由寄生器件引起的错误操作。为了防止由MOSFET32的寄生npn晶体管29引起的功率MOSFET 30和保护电路21的错误操作,控制电路20控制,使得当栅极端子 2相对于源极端子3是正的,开关电路SW3导通,当栅极端子2的电压相对于源极端子3的电压为负时,开关电路SW2导通,并且当 栅极端子2和源极端子3具有几乎相同的电位,并且漏极端子1具有高电位,开关电路SW2导通。通过添加这种控制电路,绝缘栅极半导体装置h 其中根据本发明的保护电路可以减小当向栅极施加负电压时能够从漏极端子流到栅极端子的漏电流,并且可以在不引起漏极击穿电压下降的情况下高速工作。
    • 5. 发明授权
    • Insulated gate type semiconductor apparatus with a control circuit
    • 具有控制电路的绝缘栅型半导体装置
    • US6057998A
    • 2000-05-02
    • US998644
    • 1997-12-29
    • Kozo SakamotoIsao Yoshida
    • Kozo SakamotoIsao Yoshida
    • H03K17/08H03K17/082H02H3/00
    • H03K17/0828H03K17/0822H03K2017/0806
    • There is disclosed a semiconductor apparatus such as a power MOSFET, an IGBT, or the like having therein a control circuit such as an over-heating protection circuit and an over-current protection circuit, which realizes both of high-speed operation and prevention of erroneous operation caused by a parasitic device.In order to prevent erroneous operation of a power MOSFET 30 and a protection circuit 21 caused by a parasitic npn transistor 29 of an MOSFET 32, a control circuit 20 controls so that when the voltage of a gate terminal 2 is positive relative to that of a source terminal 3, a switch circuit SW3 is turned on, when the voltage of the gate terminal 2 is negative relative to that of the source terminal 3, a switch circuit SW2 is turned on, and when the gate terminal 2 and the source terminal 3 have an almost same potential and a drain terminal 1 has a high potential, the switch circuit SW2 is turned on.By adding such a control circuit, an insulated gate semiconductor apparatus having therein the protection circuit according to the invention can reduce a leakage current flowing from the drain terminal to the gate terminal when a negative voltage is applied to the gate and can operate at high speed without causing drop of a drain breakdown voltage.
    • 公开了具有诸如过热保护电路和过电流保护电路等控制电路的功率MOSFET,IGBT等半导体装置,实现了高速运行和防止 由寄生器件引起的错误操作。 为了防止由MOSFET32的寄生npn晶体管29引起的功率MOSFET 30和保护电路21的错误操作,控制电路20控制,使得当栅极端子2的电压相对于 源极端子3,开关电路SW3导通,当栅极端子2的电压相对于源极端子3的电压为负时,开关电路SW2导通,并且当栅极端子2和源极端子3 具有几乎相同的电位,并且漏极端子1具有高电位,开关电路SW2导通。 通过添加这样的控制电路,其中具有根据本发明的保护电路的绝缘栅半导体装置可以减小当向栅极施加负电压并且可以高速运行时从漏极端子流到栅极端子的漏电流 而不会引起漏极击穿电压的下降。
    • 6. 发明授权
    • Semiconductor circuit device having an insulated gate type transistor
    • 具有绝缘栅型晶体管的半导体电路器件
    • US5903034A
    • 1999-05-11
    • US710009
    • 1996-09-11
    • Kozo SakamotoIsao Yoshida
    • Kozo SakamotoIsao Yoshida
    • H01L27/02H01L27/06H01L29/76H01L29/94H01L31/062H01L31/113
    • H01L27/0251H01L27/0629
    • In a semiconductor circuit device having a substrate, a first region of a first conductivity type formed in the substrate, a second region of a second conductivity type contacted to the first region and a MISFET formed in the second region, there is a problem of that a parasitic npn bipolar transistor constituted by the first region, the second region and a source or drain of the MISFET activates. In this invention, switching circuitry is provided to make the second region floating or to connect the second region with the source or drain of the MISFET when a negative first input voltage is input to a source or a drain of the first MISFET. By virtue of the switching circuitry, no base current of the parasitic bipolar transistor occurs, thereby preventing operation of the parasitic transistor. In particular, when the switching circuitry operates to cause the second region to float, the base of the parasitic bipolar transistor will float, and the bipolar transistor cannot operate. Alternatively, when the switching circuitry connects the second region with the source or drain, the base-emitter junction of the parasitic bipolar transistor will be shorted, which also prevents its operation.
    • 在具有衬底的半导体电路器件中,形成在衬底中的第一导电类型的第一区域,与第一区域接触的第二导电类型的第二区域和形成在第二区域中的MISFET,存在这样的问题: 由MISFET的第一区域,第二区域和源极或漏极构成的寄生npn双极晶体管激活。 在本发明中,当负的第一输入电压输入到第一MISFET的源极或漏极时,提供开关电路以使第二区域浮置或者将第二区域与MISFET的源极或漏极连接。 由于开关电路,不会发生寄生双极晶体管的基极电流,从而防止寄生晶体管的工作。 特别地,当开关电路操作以使第二区域浮动时,寄生双极晶体管的基极将浮置,并且双极晶体管不能工作。 或者,当开关电路将第二区域与源极或漏极连接时,寄生双极晶体管的基极 - 发射极结将被短路,这也阻止其工作。