会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Nonvolatile programmable switches
    • 非易失性可编程开关
    • US08829594B2
    • 2014-09-09
    • US13469867
    • 2012-05-11
    • Kosuke TatsumuraKiwamu SakumaKoichiro ZaitsuMari Matsumoto
    • Kosuke TatsumuraKiwamu SakumaKoichiro ZaitsuMari Matsumoto
    • H01L29/792
    • H01L29/792G11C16/0441H01L27/11568H01L29/66833
    • A nonvolatile programmable switch according to an embodiment includes: a first nonvolatile memory transistor including a first to third terminals connected to a first to third interconnects respectively; a second nonvolatile memory transistor including a fourth terminal connected to a fourth interconnect, a fifth terminal connected to the second interconnect, and a sixth terminal connected to the third interconnect, the first and second nonvolatile memory transistors having the same conductivity type; and a pass transistor having a gate electrode connected to the second interconnect. When the first and fourth interconnects are connected to a first power supply while the third interconnect is connected to a second power supply having a higher voltage than that of the first power supply, a threshold voltage of the first nonvolatile memory transistor increases, and a threshold voltage of the second nonvolatile memory transistor decreases.
    • 根据实施例的非易失性可编程开关包括:第一非易失性存储晶体管,包括分别连接到第一至第三互连的第一至第三端子; 第二非易失性存储晶体管,包括连接到第四互连的第四端子,连接到第二互连的第五端子和连接到第三互连件的第六端子,具有相同导电类型的第一和第二非易失性存储器晶体管; 以及具有连接到第二互连的栅电极的传输晶体管。 当第一和第四互连连接到第一电源,而第三互连连接到具有比第一电源的电压更高的电压的第二电源时,第一非易失性存储晶体管的阈值电压增加,阈值 第二非易失性存储晶体管的电压降低。
    • 2. 发明申请
    • NONVOLATILE PROGRAMMABLE SWITCHES
    • 非易失性可编程开关
    • US20130134499A1
    • 2013-05-30
    • US13469867
    • 2012-05-11
    • Kosuke TATSUMURAKiwamu SakumaKoichiro ZaitsuMari Matsumoto
    • Kosuke TATSUMURAKiwamu SakumaKoichiro ZaitsuMari Matsumoto
    • H01L29/792
    • H01L29/792G11C16/0441H01L27/11568H01L29/66833
    • A nonvolatile programmable switch according to an embodiment includes: a first nonvolatile memory transistor including a first to third terminals connected to a first to third interconnects respectively; a second nonvolatile memory transistor including a fourth terminal connected to a fourth interconnect, a fifth terminal connected to the second interconnect, and a sixth terminal connected to the third interconnect, the first and second nonvolatile memory transistors having the same conductivity type; and a pass transistor having a gate electrode connected to the second interconnect. When the first and fourth interconnects are connected to a first power supply while the third interconnect is connected to a second power supply having a higher voltage than that of the first power supply, a threshold voltage of the first nonvolatile memory transistor increases, and a threshold voltage of the second nonvolatile memory transistor decreases.
    • 根据实施例的非易失性可编程开关包括:第一非易失性存储晶体管,包括分别连接到第一至第三互连的第一至第三端子; 第二非易失性存储晶体管,包括连接到第四互连的第四端子,连接到第二互连的第五端子和连接到第三互连件的第六端子,具有相同导电类型的第一和第二非易失性存储器晶体管; 以及具有连接到第二互连的栅电极的传输晶体管。 当第一和第四互连连接到第一电源,而第三互连连接到具有比第一电源的电压更高的电压的第二电源时,第一非易失性存储晶体管的阈值电压增加,阈值 第二非易失性存储晶体管的电压降低。
    • 6. 发明授权
    • Nonvolatile programmable logic switch
    • 非易失性可编程逻辑开关
    • US08873287B2
    • 2014-10-28
    • US13606166
    • 2012-09-07
    • Koichiro ZaitsuKosuke TatsumuraMari Matsumoto
    • Koichiro ZaitsuKosuke TatsumuraMari Matsumoto
    • G11C16/12H03K19/173H03K19/177H03K19/094
    • H03K19/094H03K19/17728
    • A nonvolatile programmable logic switch according to an embodiment includes first and second cells, each of the first and second cells including: a first memory having a first to third terminals, the third terminal being receiving a control signal; a first transistor connected at one of source/drain to the second terminal; and a second transistor connected at a gate to the other of the source/drain of the first transistor, the third terminal of the first memory in the first cell and the third terminal of the first memory in the second cell being connected in common. When conducting writing into the first memory in the first cell, the third terminal is connected to a write power supply generating a write voltage, the first terminals in the first and second cells are connected to a ground power supply and a write inhibit power supply generating a write inhibit voltage respectively.
    • 根据实施例的非易失性可编程逻辑开关包括第一和第二单元,第一和第二单元中的每一个包括:具有第一至第三端子的第一存储器,第三端子接收控制信号; 连接到源极/漏极之一到第二端子的第一晶体管; 以及第二晶体管的栅极连接到第一晶体管的源极/漏极中的另一个的第二晶体管,第一单元中的第一存储器的第三端子和第二单元中的第一存储器的第三端子共同连接。 当第一单元中的第一存储器进行写入时,第三端子连接到产生写入电压的写入电源,第一和第二单元中的第一端子连接到地电源和写入禁止电源 写禁止电压。
    • 9. 发明申请
    • NONVOLATILE PROGRAMMABLE LOGIC SWITCH
    • 非易失性可编程逻辑开关
    • US20130076392A1
    • 2013-03-28
    • US13606166
    • 2012-09-07
    • Koichiro ZAITSUKosuke TatsumuraMari Matsumoto
    • Koichiro ZAITSUKosuke TatsumuraMari Matsumoto
    • H03K19/094
    • H03K19/094H03K19/17728
    • A nonvolatile programmable logic switch according to an embodiment includes first and second cells, each of the first and second cells including: a first memory having a first to third terminals, the third terminal being receiving a control signal; a first transistor connected at one of source/drain to the second terminal; and a second transistor connected at a gate to the other of the source/drain of the first transistor, the third terminal of the first memory in the first cell and the third terminal of the first memory in the second cell being connected in common. When conducting writing into the first memory in the first cell, the third terminal is connected to a write power supply generating a write voltage, the first terminals in the first and second cells are connected to a ground power supply and a write inhibit power supply generating a write inhibit voltage respectively.
    • 根据实施例的非易失性可编程逻辑开关包括第一和第二单元,第一和第二单元中的每一个包括:具有第一至第三端子的第一存储器,第三端子接收控制信号; 连接到源极/漏极之一到第二端子的第一晶体管; 以及第二晶体管的栅极连接到第一晶体管的源极/漏极中的另一个的第二晶体管,第一单元中的第一存储器的第三端子和第二单元中的第一存储器的第三端子共同连接。 当第一单元中的第一存储器进行写入时,第三端子连接到产生写入电压的写入电源,第一和第二单元中的第一端子连接到地电源和写入禁止电源 写禁止电压。