会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Method of designing a semiconductor integrated circuit
    • 半导体集成电路设计方法
    • US07480875B2
    • 2009-01-20
    • US11312370
    • 2005-12-21
    • Kazuhiro SatohKenji ShimazakiTakahiro IchinomiyaShouzou Hirano
    • Kazuhiro SatohKenji ShimazakiTakahiro IchinomiyaShouzou Hirano
    • G06F17/50
    • G06F17/5036
    • In optimizing a necessary capacitance of a semiconductor integrated circuit, the capacitance optimization can be achieved with higher precision by optimizing an IR drop (voltage drop) while considering dynamically a cell activation rate. In other words, in estimating a power-supply capacitance inserted to suppress a voltage fluctuation of the power supply, an areal demerit can be reduced by reducing a necessary capacitance component as a whole while considering a cell activation rate in the circuit or by selecting the capacitance required to supplement only temporal portions whose power-supply fluctuation is wide after the estimation of a cell operating timing. Also, the process can be conducted in a short time at the early stage of design by using a wiring load model at the time of capacitance estimate.
    • 在优化半导体集成电路的必要电容时,可以通过在动态地考虑电池激活率的同时优化IR降(电压降),以更高的精度实现电容优化。 换句话说,在估计插入的电源电容以抑制电源的电压波动时,通过在考虑电路中的单元激活率的同时通过减少所需的电容分量作为整体来减少面积,或者通过选择 仅在单元操作定时的估计之后补充电源波动较大的时间部分所需的电容。 此外,可以在设计的早期的短时间内通过在电容估计时使用布线负载模型来进行该过程。
    • 7. 发明申请
    • FABRICATION SYSTEM OF SEMICONDUCTOR INTEGRATED CIRCUIT, FABRICATION DEVICE, FABRICATION METHOD, INTEGRATED CIRCUIT AND COMMUNICATION SYSTEM
    • 半导体集成电路制造系统,制造装置,制造方法,集成电路和通信系统
    • US20100100219A1
    • 2010-04-22
    • US12523834
    • 2008-11-14
    • Takahiro IchinomiyaTakashi Hashimoto
    • Takahiro IchinomiyaTakashi Hashimoto
    • G06F17/50
    • H01L27/0203H01L27/118
    • A manufacturing system which can restrain the margin of a semiconductor integrated circuit.The integrated circuit 3000 including a fixed circuit unit 3003 and a reconfigurable circuit unit 3004 outputs, to a configuration determining server, an operation time which was calculated by a detecting unit 3001 and a calculating unit 3002. The configuration determining server 3007, by using the operation time obtained from the integrated circuit 3000, calculates performance data which indicates the characteristics of the fixed circuit unit 3003, selects, based on the performance data, a piece of configuration information indicating a circuit configuration that is optimum for the processing of the reconfigurable circuit unit 3004, and outputs the selected piece of configuration information.The integrated circuit 3000 builds a circuit in the reconfigurable circuit unit 3004 in accordance with the output piece of configuration information.
    • 能够抑制半导体集成电路的余量的制造系统。 包括固定电路单元3003和可重构电路单元3004的集成电路3000将由检测单元3001和计算单元3002计算出的操作时间输出到配置确定服务器。配置确定服务器3007通过使用 从集成电路3000获得的运算时间,计算表示固定电路单元3003的特性的性能数据,根据性能数据选择表示对于可重构电路的处理最佳的电路配置的一条配置信息 单元3004,并输出所选择的配置信息。 集成电路3000根据输出的配置信息构建可重构电路单元3004中的电路。
    • 8. 发明授权
    • Semiconductor integrated circuit, semiconductor integrated circuit control method, and terminal system
    • 半导体集成电路,半导体集成电路控制方法和终端系统
    • US08143913B2
    • 2012-03-27
    • US12375853
    • 2008-04-16
    • Takahiro Ichinomiya
    • Takahiro Ichinomiya
    • H03K19/173
    • H03K19/1774G06F1/10H03K5/1502H03K19/17784
    • A semiconductor integrated circuit judges whether a power unit is performing a discharge operation or a charge operation. To reduce clock skew between a plurality of logic blocks in the semiconductor integrated circuit, when the power unit is performing the charge operation, the semiconductor integrated circuit determines a logic block that needs to be operated for the execution of a target process, as an operation block whose operation is to be started, and, determines, in the rest of the logic blocks, a logic block having a termination rate whose value is larger than a value of the minimum termination rate, as the operation block whose operation is to be started, the value of the termination rate being larger by more than a predetermined value.
    • 半导体集成电路判断电力单元是进行放电动作还是充电动作。 为了减少半导体集成电路中的多个逻辑块之间的时钟偏移,当功率单元正在进行充电操作时,半导体集成电路确定需要操作的逻辑块,以执行目标处理,作为操作 块,其操作开始,并且在剩余的逻辑块中确定具有值大于最小终止速率值的终止速率的逻辑块作为其操作要开始的操作块 ,终止率的值大于预定值。
    • 9. 发明授权
    • Logic block control system and logic block control method
    • 逻辑块控制系统和逻辑块控制方法
    • US07579864B2
    • 2009-08-25
    • US12093263
    • 2006-11-15
    • Takahiro Ichinomiya
    • Takahiro Ichinomiya
    • H03K19/173
    • H03K19/1774H03K19/17784
    • The number of blocks that can be stopped when performing target processing in a programmable logic unit is obtained, and a stop rate of each of a plurality of logic blocks included in the programmable logic unit is calculated. The same number of logic blocks as the blocks that can be stopped are selected from among the plurality of logic blocks in ascending order of a stop rate, the selected logic blocks are determined as logic blocks whose operations are to be stopped, and the operations are stopped. As a technique of stopping an operation of a logic block, a gated clock technique, a power-off technique, or the like is used.
    • 获得在可编程逻辑单元中执行目标处理时可以停止的块的数量,并且计算包括在可编程逻辑单元中的多个逻辑块中的每一个的停止率。 以停止率的升序从多个逻辑块中选择与可停止的块相同数量的逻辑块,所选择的逻辑块被确定为其操作将被停止的逻辑块,并且操作是 停了 作为停止逻辑块的动作的技术,使用门控时钟技术,断电技术等。