会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Method of controlling filter time constant and filter circuit having the
time constant control function based on the method
    • 基于该方法控制滤波时间常数的方法和具有时间常数控制功能的滤波电路
    • US5392456A
    • 1995-02-21
    • US592340
    • 1990-10-03
    • Isamu MitomoNobuo TsukamotoArata NakagoshiJiroh SakaguchiKazuo YamakidoHiroshi NoguchiAtushi Hoshi
    • Isamu MitomoNobuo TsukamotoArata NakagoshiJiroh SakaguchiKazuo YamakidoHiroshi NoguchiAtushi Hoshi
    • H03H11/04H03H11/12H04B7/26H04B1/10
    • H03H11/1291
    • A method of controlling the time constant of a filter for use in a radio receiver which receives a signal, transmitted from a transmitting station at a predetermined period, intermittently at the predetermined period and demodulates and delivers the received signal, a filter circuit having the time constant control function based on the method, and a radio receiver having the filter circuit. Preferably, the filter has its time constant switchable stepwise and specifically, parallel connection of capacitors or shortcircuiting of resistors is controlled by turning on/off switches. A controller within the filter circuit or the radio receiver performs control for applying a predetermined periodical signal (or standard pulse signal) to the filter and controlling the time constant of the filter in accordance with an output signal (or triangular pulse) during a first time zone within each operation interval for the intermittent reception and for filtering the signal from the transmitting station and causing a demodulating circuit to demodulate and deliver a filtered signal.
    • 一种控制无线电接收机中使用的滤波器的时间常数的方法,该无线电接收机接收以预定周期从发送站以预定周期间歇地发送的信号,并且对接收到的信号进行解调和传送,具有时间 基于该方法的恒定控制功能和具有滤波器电路的无线电接收机。 优选地,该滤波器的时间常数可逐步切换,具体地说,通过接通/断开开关来控制电容器的并联或电阻的短路。 滤波器电路或无线电接收机内的控制器执行用于将预定周期信号(或标准脉冲信号)施加到滤波器的控制,并且在第一时间内根据输出信号(或三角波脉冲)控制滤波器的时间常数 在间歇接收的每个操作间隔内,对来自发送站的信号进行滤波,并使解调电路解调并传送滤波信号。
    • 3. 发明授权
    • PCM Decoder
    • PCM解码器
    • US4366439A
    • 1982-12-28
    • US185805
    • 1980-09-10
    • Kazuo Yamakido
    • Kazuo Yamakido
    • H03M1/66H03M1/00H04B14/04H03K9/00
    • H04B14/048H03M1/68
    • A PCM decoder for converting to an analog voice signal an 8-bit PCM signal the first bit of which is a polarity specifying bit, the PCM decoder comprising a capacitor array having binary-weighted capacitors and a resistor string circuit having plural resistors for dividing a reference voltage to obtain different tap voltages, wherein the tap voltages corresponding to the four lower bits of the PCM signal are derived from the resistor string circuit and the combination of the reference voltage and each of the tap voltages, made according to the contents of the second, third and fourth bits of the PCM signal is applied to the corresponding one of the capacitors in the capacitor array circuit whereby the capacitor array circuit delivers an analog voltage signal corresponding to the received signal, the resistor string circuit having two groups of intermediate taps so that the conversion characteristic for obtaining voltages in the signalling frame may be different from that in the non-signalling frame.
    • 一种用于将模拟语音信号转换为第一位为极性指定位的8位PCM信号的PCM解码器,PCM解码器包括具有二进制加权电容器的电容器阵列和具有多个电阻器的电阻器串电路, 参考电压以获得不同的抽头电压,其中对应于PCM信号的四个较低位的抽头电压从电阻器串电路导出,并且参考电压和每个抽头电压的组合根据 PCM信号的第二,第三和第四位被施加到电容器阵列电路中的对应的一个电容器中,由此电容器阵列电路传递与接收信号对应的模拟电压信号,电阻器串电路具有两组中间抽头 使得用于获得信令帧中的电压的转换特性可以不同于非信号帧中的电压的转换特性 吊架
    • 4. 发明授权
    • Phase demodulator receiving inputs from phase detector and binary phase
detector
    • 相位解调器从相位检测器和二进制相位检测器接收输入
    • US5406218A
    • 1995-04-11
    • US194074
    • 1994-02-09
    • Yukihito IshiharaKazuo YamakidoTakao OkazakiKatsuhiro Furukawa
    • Yukihito IshiharaKazuo YamakidoTakao OkazakiKatsuhiro Furukawa
    • H03D3/20H04L27/233
    • H04L27/2332H03D3/20H03D2200/0039H03D2200/005
    • A demodulation circuit comprises: a phase detection circuit for determining an absolute value of a phase difference between an input signal to be demodulated and a reference signal; a binary phase detection circuit for converting a phase lead or lag between the input signal and the reference signal into a sign of phase difference; and a phase demodulation circuit for calculating, from the absolute value and the sign of phase difference, a phase difference quantity between the input signal and the reference signal and for performing a delay detection on the phase difference quantity; wherein the binary phase detection circuit includes a delay circuit which generates a delay time corresponding to the operation delay of the phase detection circuit; and wherein the phase detection circuit includes a level limiter circuit to limit an internal signal voltage and a reference voltage adjust circuit to correct deviations in the internal signal voltage.
    • 解调电路包括:相位检测电路,用于确定要解调的输入信号和参考信号之间的相位差的绝对值; 二进制相位检测电路,用于将输入信号和参考信号之间的相位超前或滞后转换为相位差的符号; 以及相位解调电路,用于从相位差的绝对值和符号计算输入信号和参考信号之间的相位差量,并对相位差量进行延迟检测; 其中二进制相位检测电路包括产生与相位检测电路的运算延迟相对应的延迟时间的延迟电路; 并且其中所述相位检测电路包括限制内部信号电压的电平限制器电路和参考电压调整电路以校正所述内部信号电压的偏差。
    • 6. 发明授权
    • A/D converter
    • A / D转换器
    • US4945359A
    • 1990-07-31
    • US326743
    • 1989-03-21
    • Kazuo Yamakido
    • Kazuo Yamakido
    • H03M3/02
    • H03M3/418
    • Herein disclosed is an oversampling type A/D converter, wherein there are connected in multiple stages units interpolation type A/D conversion circuits each including: an analog integration circuit for integrating the difference between an analog input signal and a feedback signal; a voltage comparison circuit for adding the integrated signal and said difference to produce a digital signal on the basis of the added value; a digital integration circuit for integrating the digital signal coming from the voltage comparison circuit; a feedback load D/A conversion circuit for producing a feedback signal from the output of the digital integration circuit; and an addition circuit for adding the output and input of said digital integration circuit.
    • 这里公开了一种过采样型A / D转换器,其中多级单元连接插值型A / D转换电路,每个包括:模拟积分电路,用于对模拟输入信号和反馈信号之间的差进行积分; 电压比较电路,用于根据所述相加值添加所述积分信号和所述差值以产生数字信号; 用于对来自电压比较电路的数字信号进行积分的数字积分电路; 用于从数字积分电路的输出产生反馈信号的反馈负载D / A转换电路; 以及用于将所述数字积分电路的输出和输入相加的加法电路。
    • 9. 发明授权
    • Interpolative D/A converter
    • 内插D / A转换器
    • US4652858A
    • 1987-03-24
    • US852749
    • 1986-04-16
    • Masaru KokuboShigeo NishitaKazuo Yamakido
    • Masaru KokuboShigeo NishitaKazuo Yamakido
    • H03M1/08H03M1/00H03M3/02H03M1/66
    • H03M7/3031H03M3/50H03M7/3026
    • An oversampling type digital-to-analog converter which has a light gradient overload and a high signal-to-noise ratio in spite of a comparatively low sampling frequency.In a digital-to-analog converter wherein the difference between an oversampled digital input signal and a feedback signal is taken, such differences are integrated, the integral value is quantized to obtain the feedback signal, and part of the feedback signal is used as an analog output signal; a circuit for the quantization is constructed of a circuit which converts the integral value into a digital signal smaller in the number of bits than the digital input signal, and the feedback signal is obtained by integrating the outputs of the quantization circuit by means of a digital integral circuit.
    • 尽管采样频率相对较低,但过采样型数模转换器具有光梯度过载和高信噪比。 在采用过采样数字输入信号和反馈信号之间的差分的数模转换器中,积分这样的差值,对积分值进行量化以获得反馈信号,反馈信号的一部分被用作 模拟输出信号; 用于量化的电路由将积分值转换成数字信号比数字输入信号更小的数字信号的电路构成,反馈信号是通过将数字量化电路 积分电路。