会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Memory diagnostics system and method with hardware-based read/write patterns
    • 内存诊断系统和基于硬件读/写模式的方法
    • US08607104B2
    • 2013-12-10
    • US12972977
    • 2010-12-20
    • Hanwoo ChoTahsin AskarPhilip E. MadridGuhan KrishnanBrian W. AmickShawn SearlesRyan J. Hensley
    • Hanwoo ChoTahsin AskarPhilip E. MadridGuhan KrishnanBrian W. AmickShawn SearlesRyan J. Hensley
    • G06F11/00
    • G11C29/1201G11C29/022
    • A memory loopback system and method including an address/command transmit source configured to transmit a command and associated address through an address/command path. A transmit data source is configured to transmit write data associated with the command through a write path. Test control logic is configured to generate gaps between successive commands. A loopback connection is configured to route the write data from the write path to a read path. A data comparator is configured to compare the data received via the read path to a receive data source and generate a data loopback status output. Pattern generation logic can be configured to generate a loopback strobe, the loopback strobe being coupled to the read path. The pattern generation logic may be configured to synthesize a read strobe based on the test control logic and to use the synthesized read strobe as the loopback strobe. The loopback connection may be configured to route the address/command data from the address/command path to an address/command comparator, the address/command comparator being configured to compare the address/command data to an address/command receive source and generate an address/command loopback status output.
    • 一种存储器环回系统和方法,包括地址/命令发送源,其被配置为通过地址/命令路径发送命令和相关联的地址。 发送数据源被配置为通过写入路径发送与该命令相关联的写入数据。 测试控制逻辑被配置为在连续命令之间产生间隙。 配置环回连接将写入数据从写入路径路由到读取路径。 数据比较器被配置为将经由读取路径接收的数据与接收数据源进行比较,并生成数据环回状态输出。 模式生成逻辑可被配置为生成环回选通,环回选通被耦合到读取路径。 图案生成逻辑可以被配置为基于测试控制逻辑来合成读选通脉冲,并且使用合成的读选通作为环回选通。 环回连接可以被配置为将地址/命令数据从地址/命令路径路由到地址/命令比较器,地址/命令比较器被配置为将地址/命令数据与地址/命令接收源进行比较,并生成 地址/命令环回状态输出。
    • 6. 发明申请
    • MEMORY DIAGNOSTICS SYSTEM AND METHOD WITH HARDWARE-BASED READ/WRITE PATTERNS
    • 存储器诊断系统和基于硬件的读/写模式的方法
    • US20120159271A1
    • 2012-06-21
    • US12972977
    • 2010-12-20
    • Hanwoo ChoTahsin AskarPhilip E. MadridGuhan KrishnanBrian W. AmickShawn SearlesRyan J. Hensley
    • Hanwoo ChoTahsin AskarPhilip E. MadridGuhan KrishnanBrian W. AmickShawn SearlesRyan J. Hensley
    • G06F11/263
    • G11C29/1201G11C29/022
    • A memory loopback system and method including an address/command transmit source configured to transmit a command and associated address through an address/command path. A transmit data source is configured to transmit write data associated with the command through a write path. Test control logic is configured to generate gaps between successive commands. A loopback connection is configured to route the write data from the write path to a read path. A data comparator is configured to compare the data received via the read path to a receive data source and generate a data loopback status output. Pattern generation logic can be configured to generate a loopback strobe, the loopback strobe being coupled to the read path. The pattern generation logic may be configured to synthesize a read strobe based on the test control logic and to use the synthesized read strobe as the loopback strobe. The loopback connection may be configured to route the address/command data from the address/command path to an address/command comparator, the address/command comparator being configured to compare the address/command data to an address/command receive source and generate an address/command loopback status output.
    • 一种存储器环回系统和方法,包括地址/命令发送源,其被配置为通过地址/命令路径发送命令和相关联的地址。 发送数据源被配置为通过写入路径发送与该命令相关联的写入数据。 测试控制逻辑被配置为在连续命令之间产生间隙。 配置环回连接将写入数据从写入路径路由到读取路径。 数据比较器被配置为将经由读取路径接收的数据与接收数据源进行比较,并生成数据环回状态输出。 模式生成逻辑可被配置为生成环回选通,环回选通被耦合到读取路径。 图案生成逻辑可以被配置为基于测试控制逻辑来合成读选通脉冲,并且使用合成的读选通作为环回选通。 环回连接可以被配置为将地址/命令数据从地址/命令路径路由到地址/命令比较器,地址/命令比较器被配置为将地址/命令数据与地址/命令接收源进行比较,并生成 地址/命令环回状态输出。
    • 9. 发明申请
    • APPARATUS AND METHOD FOR SERVICING LATENCY-SENSITIVE MEMORY REQUESTS
    • 用于维护敏感记忆体要求的装置和方法
    • US20130124805A1
    • 2013-05-16
    • US13293791
    • 2011-11-10
    • Todd M. RafaczKevin M. LepakRyan J. Hensley
    • Todd M. RafaczKevin M. LepakRyan J. Hensley
    • G06F12/00
    • G06F13/1642G06F13/1626
    • A shared memory controller and method of operation are provided. The shared memory controller is configured for use with a plurality of processors such as a central processing unit or a graphics processing unit. The shared memory controller includes a command queue configured to hold a plurality of memory commands from the plurality of processors, each memory command having associated priority information. The shared memory controller includes boost logic configured to identify a latency sensitive memory command and update the priority information associated with the memory command to identify the memory command as latency sensitive. The boost logic may be configured to identify a latency sensitive processor command. The boost logic may be configured to track time duration between successive latency sensitive memory commands.
    • 提供共享存储器控制器和操作方法。 共享存储器控制器被配置为与诸如中央处理单元或图形处理单元的多个处理器一起使用。 共享存储器控制器包括配置为保存来自多个处理器的多个存储器命令的命令队列,每个存储器命令具有相关联的优先级信息。 共享存储器控制器包括被配置为识别延迟敏感存储器命令并且更新与存储器命令相关联的优先级信息的升压逻辑,以将存储器命令标识为延迟敏感。 升压逻辑可以被配置为识别等待时间敏感的处理器命令。 升压逻辑可以被配置为跟踪连续的延迟敏感存储器命令之间的持续时间。