会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor devices and methods for manufacturing the same
    • 半导体器件及其制造方法
    • US09312361B2
    • 2016-04-12
    • US13578872
    • 2012-05-18
    • Huilong ZhuQingqing LiangHuicai Zhong
    • Huilong ZhuQingqing LiangHuicai Zhong
    • H01L29/78H01L29/66
    • H01L29/6659H01L29/66659H01L29/7835
    • Semiconductor devices and methods for manufacturing the same are disclosed. In one embodiment, the method comprises: forming a first shielding layer on a substrate, and forming a first spacer on a sidewall of the first shielding layer; forming one of source and drain regions with the first shielding layer and the first spacer as a mask; forming a second shielding layer on the substrate, and removing the first shielding layer; forming the other of the source and drain regions with the second shielding layer and the first spacer as a mask; removing at least a portion of the first spacer; and forming a gate dielectric layer, and forming a gate conductor in the form of spacer on a sidewall of the second shielding layer or on a sidewall of a remaining portion of the first spacer.
    • 公开了半导体装置及其制造方法。 在一个实施例中,该方法包括:在衬底上形成第一屏蔽层,并在第一屏蔽层的侧壁上形成第一间隔物; 用第一屏蔽层和第一间隔件作为掩模形成源区和漏区之一; 在所述基板上形成第二屏蔽层,并移除所述第一屏蔽层; 用第二屏蔽层和第一间隔物作为掩模形成源区和漏区中的另一个; 去除所述第一间隔物的至少一部分; 以及形成栅极电介质层,以及在所述第二屏蔽层的侧壁或所述第一间隔物的剩余部分的侧壁上形成间隔物形式的栅极导体。
    • 7. 发明授权
    • Method for manufacturing fin field-effect transistor
    • 散射场效应晶体管的制造方法
    • US08481379B2
    • 2013-07-09
    • US13375976
    • 2011-08-10
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • H01L21/338
    • H01L29/66545H01L29/66795
    • An embodiment of the present invention discloses a method for manufacturing a FinFET, when a fin is formed, a dummy gate across the fin is formed on the fin, a source/drain opening is formed in both the cover layer and the first dielectric layer at both sides of the dummy gate, the source/drain opening is at both sides of the fin covered by the dummy gate and is an opening region surrounded by the cover layer and the first dielectric layer around it. In the formation of a source/drain region in the source/drain opening, stress is generated due to lattice mismatching, and applied to the channel due to the limitation by the source/drain opening in the first dielectric layer, thereby increasing the carrier mobility of the device, and improving the performance of the device.
    • 本发明的一个实施例公开了一种制造FinFET的方法,在翅片形成时,在翅片上形成跨鳍片的虚拟栅极,在覆盖层和第一电介质层中形成源极/漏极开口 虚拟栅极的两侧,源极/漏极开口处于由虚拟栅极覆盖的鳍的两侧,并且是由覆盖层和围绕其的第一介电层包围的开口区域。 在源极/漏极开口中的源极/漏极区域的形成中,由于晶格失配而产生应力,并且由于第一介电层中的源极/漏极开口的限制而施加到沟道,从而增加载流子迁移率 的设备,并提高设备的性能。
    • 9. 发明申请
    • METHOD FOR MANUFACTURING FIN FIELD-EFFECT TRANSISTOR
    • FIN场效应晶体管的制造方法
    • US20120309139A1
    • 2012-12-06
    • US13375976
    • 2011-08-10
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • Qingqing LiangHuilong ZhuHuicai Zhong
    • H01L21/336
    • H01L29/66545H01L29/66795
    • An embodiment of the present invention discloses a method for manufacturing a FinFET, when a fin is formed, a dummy gate across the fin is formed on the fin, a source/drain opening is formed in both the cover layer and the first dielectric layer at both sides of the dummy gate, the source/drain opening is at both sides of the fin covered by the dummy gate and is an opening region surrounded by the cover layer and the first dielectric layer around it. In the formation of a source/drain region in the source/drain opening, stress is generated due to lattice mismatching, and applied to the channel due to the limitation by the source/drain opening in the first dielectric layer, thereby increasing the carrier mobility of the device, and improving the performance of the device.
    • 本发明的一个实施例公开了一种制造FinFET的方法,在翅片形成时,在翅片上形成跨鳍片的虚拟栅极,在覆盖层和第一电介质层中形成源极/漏极开口 虚拟栅极的两侧,源极/漏极开口处于由虚拟栅极覆盖的鳍的两侧,并且是由覆盖层和围绕其的第一介电层包围的开口区域。 在源极/漏极开口中的源极/漏极区域的形成中,由于晶格失配而产生应力,并且由于第一介电层中的源极/漏极开口的限制而施加到沟道,从而增加载流子迁移率 的设备,并提高设备的性能。
    • 10. 发明申请
    • SEMICONDUCTOR DEVICE STRUCTURE AND METHOD FOR MANUFACTURING THE SAME
    • 半导体器件结构及其制造方法
    • US20120193798A1
    • 2012-08-02
    • US13129321
    • 2011-02-26
    • Huicai ZhongQingqing LiangZhijiong LuoHuilong Zhu
    • Huicai ZhongQingqing LiangZhijiong LuoHuilong Zhu
    • H01L23/48H01L23/482H01L21/768
    • H01L23/53276H01L21/76807H01L21/76843H01L21/76846H01L21/76847H01L21/76877H01L2221/1094H01L2924/0002H01L2924/00
    • The present invention relates to a semiconductor device structure and a method for manufacturing the same; the structure comprises: a semiconductor substrate on which a device structure is formed thereon; an interlayer dielectric layer formed on the device structure, wherein a trench is formed in the interlayer dielectric layer, the trench comprises an incorporated via trench and a conductive wiring trench, and the conductive wiring trench is positioned on the via trench; and a conductive layer filled in the trench, wherein the conductive layer is electrically connected with the device structure; wherein the conductive layer comprises a conductive material and a nanotube/wire layer surrounded by the conductive material. Wherein, the conductive layer comprises a conductive material and a nanotube/wire layer surrounded by the conductive material. The conductive layer of the structure has better thermal conductivity, conductivity and high anti-electromigration capability, thus is able to effectively prevent metal ions from diffusing outwards.
    • 半导体器件结构及其制造方法技术领域本发明涉及半导体器件结构及其制造方法。 该结构包括:其上形成有器件结构的半导体衬底; 在所述器件结构上形成的层间电介质层,其中在所述层间介质层中形成沟槽,所述沟槽包括并入的通孔沟槽和导电布线沟槽,并且所述导电布线沟槽位于所述通孔沟槽上; 以及填充在所述沟槽中的导电层,其中所述导电层与所述器件结构电连接; 其中所述导电层包括由所述导电材料包围的导电材料和纳米管/线层。 其中,导电层包括由导电材料包围的导电材料和纳米管/线层。 该结构的导电层具有较好的导热性,导电性和较高的抗电迁移能力,能有效防止金属离子向外扩散。