会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明授权
    • Low-power multi-output local clock buffer
    • 低功耗多输出本地时钟缓冲器
    • US07589565B2
    • 2009-09-15
    • US12024753
    • 2008-02-01
    • Leon J. SigalJames D. WarnockDieter F. Wendel
    • Leon J. SigalJames D. WarnockDieter F. Wendel
    • H03K19/00
    • G06F1/10G06F1/12H03K5/15013H03K19/0016
    • An improved circuit for reducing a capacitance load on a processor. The circuit includes a global clock circuit capable of producing a primary timing signal. The circuit further includes a local clock buffer circuit having a plurality of outputs. The local clock buffer circuit is connected to the global clock circuit. The local clock buffer circuit is capable of producing a secondary timing signal based on the primary timing signal. The circuit also includes a latch connected to the local clock buffer circuit. The latch is capable of producing a select signal that controls which outputs of the plurality of outputs are active. Only a third signal, based on the secondary timing signal, controls an operation of the latch.
    • 一种用于降低处理器电容负载的改进电路。 该电路包括能够产生主定时信号的全局时钟电路。 电路还包括具有多个输出的本地时钟缓冲电路。 本地时钟缓冲电路连接到全局时钟电路。 本地时钟缓冲电路能够基于主定时信号产生辅助定时信号。 电路还包括连接到本地时钟缓冲电路的锁存器。 该锁存器能产生选择信号,该选择信号控制多个输出的哪个输出是有效的。 仅基于次定时信号的第三信号控制锁存器的操作。
    • 7. 发明申请
    • LOW-POWER MULTI-OUTPUT LOCAL CLOCK BUFFER
    • 低功耗多输出本地时钟缓冲器
    • US20090199038A1
    • 2009-08-06
    • US12024753
    • 2008-02-01
    • Leon J. SigalJames D. WarnockDieter F. Wendel
    • Leon J. SigalJames D. WarnockDieter F. Wendel
    • G06F1/12
    • G06F1/10G06F1/12H03K5/15013H03K19/0016
    • An improved circuit for reducing a capacitance load on a processor. The circuit includes a global clock circuit capable of producing a primary timing signal. The circuit further includes a local clock buffer circuit having a plurality of outputs. The local clock buffer circuit is connected to the global clock circuit. The local clock buffer circuit is capable of producing a secondary timing signal based on the primary timing signal. The circuit also includes a latch connected to the local clock buffer circuit. The latch is capable of producing a select signal that controls which outputs of the plurality of outputs are active. Only a third signal, based on the secondary timing signal, controls an operation of the latch.
    • 一种用于降低处理器电容负载的改进电路。 该电路包括能够产生主定时信号的全局时钟电路。 电路还包括具有多个输出的本地时钟缓冲电路。 本地时钟缓冲电路连接到全局时钟电路。 本地时钟缓冲电路能够基于主定时信号产生辅助定时信号。 电路还包括连接到本地时钟缓冲电路的锁存器。 该锁存器能产生选择信号,该选择信号控制多个输出的哪个输出是有效的。 仅基于次定时信号的第三信号控制锁存器的操作。
    • 10. 发明授权
    • Methods and apparatus for operating master-slave latches
    • 操作主从锁存器的方法和装置
    • US06822500B1
    • 2004-11-23
    • US10651176
    • 2003-08-28
    • James D. WarnockDieter Wendel
    • James D. WarnockDieter Wendel
    • G06F104
    • G06F1/06H03K3/0372
    • A method for operating a master latch and a slave latch coupled to the master latch includes the steps of attempting to operate the master latch and the slave latch in a first mode in which (1) the master latch is held in an open condition; and (2) the slave latch is pulsed so as to latch data passed through the open master latch. If the master latch and the slave latch do not operate in the first mode, the master latch and the slave latch are operated in a second mode in which (1) a first clock signal is employed to latch data with the master latch; and (2) a second clock signal is employed to latch data latched by the master latch with the slave latch.
    • 用于操作耦合到主锁存器的主锁存器和从锁存器的方法包括以第一模式操作主锁存器和从锁存器的步骤,其中(1)主锁存器保持在打开状态; 和(2)从锁存器被脉冲以便锁存通过打开的主锁存器的数据。 如果主锁存器和从锁存器不在第一模式下操作,则主锁存器和从锁存器在第二模式下操作,其中(1)使用第一时钟信号来与主锁存器锁存数据; 和(2)第二时钟信号用于锁存由主锁存器锁存的数据与从锁存器。