会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Transient gate tunneling current control
    • 瞬态栅极隧道电流控制
    • US06577178B1
    • 2003-06-10
    • US10064504
    • 2002-07-23
    • Kerry BernsteinPeter E. CottrellEdward J. NowakNorman J. RohrerDouglas W. Stout
    • Kerry BernsteinPeter E. CottrellEdward J. NowakNorman J. RohrerDouglas W. Stout
    • H03K1730
    • H03K19/00361H03K19/0948
    • A circuit includes a resistance-capacitance (RC) structure connected to a first set of transistors and a second set of transistors that perform the same logical function as the first set of transistors. The first set of transistors have thinner gate oxides than the second set of transistors. The RC structure drains an electric field from the first set of transistors, such that the first set of transistors are on only during initial transistor switching. In other words, the RC structure turns off the first set of transistors after transistor switching is completed. Also, the first set of transistors and the second set of transistors share common inputs and outputs. The first set of transistors exhibit higher tunneling currents than the second set of transistors. The thinner gate oxides of the first set of transistors cause the first set of transistors to exhibit higher device currents than the second set of transistors. The RC structure includes a capacitor connected to a gate of the first set of transistors and a resistor connected to the capacitor and to ground.
    • 电路包括连接到第一组晶体管的电阻 - 电容(RC)结构和执行与第一组晶体管相同的逻辑功能的第二组晶体管。 第一组晶体管具有比第二组晶体管更薄的栅极氧化物。 RC结构从第一组晶体管引出电场,使得第一组晶体管仅在初始晶体管切换期间导通。 换句话说,在晶体管切换完成之后,RC结构关闭第一组晶体管。 此外,第一组晶体管和第二组晶体管共享公共输入和输出。 第一组晶体管表现出比第二组晶体管更高的隧穿电流。 第一组晶体管的较薄的栅极氧化物导致第一组晶体管表现出比第二组晶体管更高的器件电流。 RC结构包括连接到第一组晶体管的栅极的电容器和连接到电容器并接地的电阻器。
    • 7. 发明授权
    • System and method for designing a low leakage monotonic CMOS logic circuit
    • 用于设计低泄漏单调CMOS逻辑电路的系统和方法
    • US07996810B2
    • 2011-08-09
    • US12103038
    • 2008-04-15
    • Kerry BernsteinNorman J. Rohrer
    • Kerry BernsteinNorman J. Rohrer
    • G06F17/50
    • G06F17/505H03K19/0016H03K19/0948
    • A computer system for designing a low leakage monotonic CMOS logic circuit. The system performing the computer implements steps of: (a) specifying a reference PFET having its threshold voltage and its gate dielectric thickness and a reference NFET having its threshold voltage and its gate dielectric thickness; (b) synthesizing a schematic circuit design with standard design elements, the standard design elements including one or more reference PFETS and one or more reference NFETs; (c) analyzing one or more circuits for logic stages having predominantly high input logic states or predominantly low input logic states; (d) selecting one or more logic stages determined to have predominantly high input logic states or predominantly low input logic states; and (e) replacing the standard design elements of the selected logic stages with reduced current leakage elements.
    • 一种用于设计低泄漏单调CMOS逻辑电路的计算机系统。 执行计算机的系统实现以下步骤:(a)指定具有其阈值电压及其栅介质厚度的参考PFET和具有其阈值电压及其栅介质厚度的参考NFET; (b)用标准设计元件合成示意电路设计,标准设计元件包括一个或多个参考PFET和一个或多个参考NFET; (c)分析具有主要为高输入逻辑状态或主要为低输入逻辑状态的逻辑级的一个或多个电路; (d)选择确定为具有主要高输入逻辑状态或主要为低输入逻辑状态的一个或多个逻辑级; 和(e)用减少的电流泄漏元件代替所选逻辑级的标准设计元件。
    • 10. 发明申请
    • SYSTEM AND METHOD FOR DESIGNING A LOW LEAKAGE MONOTONIC CMOS LOGIC CIRCUIT
    • 用于设计低漏电单声道CMOS逻辑电路的系统和方法
    • US20080195987A1
    • 2008-08-14
    • US12103038
    • 2008-04-15
    • Kerry BernsteinNorman J. Rohrer
    • Kerry BernsteinNorman J. Rohrer
    • G06F17/50
    • G06F17/505H03K19/0016H03K19/0948
    • A computer system for designing a low leakage monotonic CMOS logic circuit. The system performing the computer implements steps of: (a) specifying a reference PFET having its threshold voltage and its gate dielectric thickness and a reference NFET having its threshold voltage and its gate dielectric thickness; (b) synthesizing a schematic circuit design with standard design elements, the standard design elements including one or more reference PFETS and one or more reference NFETs; (c) analyzing one or more circuits for logic stages having predominantly high input logic states or predominantly low input logic states; (d) selecting one or more logic stages determined to have predominantly high input logic states or predominantly low input logic states; and (e) replacing the standard design elements of the selected logic stages with reduced current leakage elements.
    • 一种用于设计低泄漏单调CMOS逻辑电路的计算机系统。 执行计算机的系统实现以下步骤:(a)指定具有其阈值电压及其栅介质厚度的参考PFET和具有其阈值电压及其栅介质厚度的参考NFET; (b)用标准设计元件合成示意电路设计,标准设计元件包括一个或多个参考PFET和一个或多个参考NFET; (c)分析具有主要为高输入逻辑状态或主要为低输入逻辑状态的逻辑级的一个或多个电路; (d)选择确定为具有主要高输入逻辑状态或主要为低输入逻辑状态的一个或多个逻辑级; 和(e)用减少的电流泄漏元件代替所选逻辑级的标准设计元件。