会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Digitally-Controllable Delay for Sense Amplifier
    • 检测放大器的数字可控延迟
    • US20100142303A1
    • 2010-06-10
    • US12329941
    • 2008-12-08
    • Dongkyu ParkAnosh B. DavierwallaCheng ZhongMohamed Hassan Soliman Abu-RahmaSei Seung Yoon
    • Dongkyu ParkAnosh B. DavierwallaCheng ZhongMohamed Hassan Soliman Abu-RahmaSei Seung Yoon
    • G11C7/08G11C11/02
    • G11C7/22G11C7/06G11C11/1673G11C11/1693G11C2207/065G11C2207/2281
    • Circuits, apparatuses, and methods of interposing a selectable delay in reading a magnetic random access memory (MRAM) device are disclosed. In a particular embodiment, a circuit includes a sense amplifier, having a first input, a second input, and an enable input. A first amplifier coupled to an output of a magnetic resistance-based memory cell and a second amplifier coupled to a reference output of the cell also are provided. The circuit further includes a digitally-controllable amplifier coupled to a tracking circuit cell. The tracking circuit cell includes at least one element that is similar to the cell of the magnetic resistance-based memory. The first input of the sense amplifier is coupled to the first amplifier, the second input of the sense amplifier is coupled to the second amplifier, and the enable input is coupled to the third digitally-controllable amplifier via a logic circuit. The sense amplifier may generate an output value based on the amplified values received from the output of the magnetic resistance-based memory cell and the reference cell once the sense amplifier receives an enable signal from the digitally-controllable amplifier via the logic circuit.
    • 公开了在读取磁随机存取存储器(MRAM)装置中插入可选延迟的电路,装置和方法。 在特定实施例中,电路包括具有第一输入,第二输入和使能输入的读出放大器。 还提供耦合到基于磁阻的存储器单元的输出的第一放大器和耦合到单元的参考输出的第二放大器。 电路还包括耦合到跟踪电路单元的数字可控放大器。 跟踪电路单元包括与基于磁阻的存储器的单元相似的至少一个元件。 读出放大器的第一输入耦合到第一放大器,读出放大器的第二输入耦合到第二放大器,并且使能输入经由逻辑电路耦合到第三数字可控放大器。 一旦读出放大器经由逻辑电路接收到来自数字可控放大器的使能信号,读出放大器可以基于从基于磁阻的存储单元和参考单元的输出接收的放大值产生输出值。
    • 2. 发明授权
    • Digitally-controllable delay for sense amplifier
    • 读数放大器的数字可控延时
    • US07936590B2
    • 2011-05-03
    • US12329941
    • 2008-12-08
    • Dongkyu ParkAnosh B. DavierwallaCheng ZhongMohamed Hassan Soliman Abu-RahmaSei Seung Yoon
    • Dongkyu ParkAnosh B. DavierwallaCheng ZhongMohamed Hassan Soliman Abu-RahmaSei Seung Yoon
    • G11C11/00
    • G11C7/22G11C7/06G11C11/1673G11C11/1693G11C2207/065G11C2207/2281
    • Circuits, apparatuses, and methods of interposing a selectable delay in reading a magnetic random access memory (MRAM) device are disclosed. In a particular embodiment, a circuit includes a sense amplifier, having a first input, a second input, and an enable input. A first amplifier coupled to an output of a magnetic resistance-based memory cell and a second amplifier coupled to a reference output of the cell also are provided. The circuit further includes a digitally-controllable amplifier coupled to a tracking circuit cell. The tracking circuit cell includes at least one element that is similar to the cell of the magnetic resistance-based memory. The first input of the sense amplifier is coupled to the first amplifier, the second input of the sense amplifier is coupled to the second amplifier, and the enable input is coupled to the third digitally-controllable amplifier via a logic circuit. The sense amplifier may generate an output value based on the amplified values received from the output of the magnetic resistance-based memory cell and the reference cell once the sense amplifier receives an enable signal from the digitally-controllable amplifier via the logic circuit.
    • 公开了在读取磁随机存取存储器(MRAM)装置中插入可选延迟的电路,装置和方法。 在特定实施例中,电路包括具有第一输入,第二输入和使能输入的读出放大器。 还提供耦合到基于磁阻的存储器单元的输出的第一放大器和耦合到单元的参考输出的第二放大器。 电路还包括耦合到跟踪电路单元的数字可控放大器。 跟踪电路单元包括与基于磁阻的存储器的单元相似的至少一个元件。 读出放大器的第一输入耦合到第一放大器,读出放大器的第二输入耦合到第二放大器,并且使能输入经由逻辑电路耦合到第三数字可控放大器。 一旦读出放大器经由逻辑电路接收到来自数字可控放大器的使能信号,读出放大器可以基于从基于磁阻的存储单元和参考单元的输出接收的放大值产生输出值。
    • 7. 发明授权
    • System and method of pulse generation
    • 脉冲发生的系统和方法
    • US08102720B2
    • 2012-01-24
    • US12364127
    • 2009-02-02
    • Hari RaoAnosh B. DavierwallaDongkyu ParkSei Seung Yoon
    • Hari RaoAnosh B. DavierwallaDongkyu ParkSei Seung Yoon
    • G11C16/04
    • G11C7/22G11C7/04G11C16/12H03K2005/00293
    • In a particular embodiment, a device includes a reference voltage circuit to generate a controlled voltage. The device includes a frequency circuit configured to generate a frequency output signal having a pre-set frequency and a counter to generate a count signal based on the pre-set frequency. The device also includes a delay circuit coupled to receive the count signal and to produce a delayed digital output signal and a latch to generate a pulse. The pulse has a first edge responsive to a write command and a trailing edge formed in response to the delayed digital output signal. In a particular embodiment, the pulse width of the pulse corresponds to an applied current level that exceeds a critical current to enable data to be written to an element of the memory but does not exceed a predetermined threshold.
    • 在特定实施例中,一种装置包括用于产生受控电压的参考电压电路。 该装置包括:频率电路,被配置为产生具有预置频率的频率输出信号和计数器,以基于预设频率生成计数信号。 该装置还包括一个延迟电路,其耦合以接收计数信号并产生延迟的数字输出信号和锁存器以产生脉冲。 脉冲响应于写入命令和响应于延迟的数字输出信号形成的后沿而具有第一边沿。 在特定实施例中,脉冲的脉冲宽度对应于超过临界电流的施加的电流电平,以使得能够将数据写入存储器的元件但不超过预定阈值。
    • 8. 发明申请
    • System and Method of Pulse Generation
    • 脉冲发生系统与方法
    • US20100195379A1
    • 2010-08-05
    • US12364127
    • 2009-02-02
    • Hari RaoAnosh B. DavierwallaDongkyu ParkSei Seung Yoon
    • Hari RaoAnosh B. DavierwallaDongkyu ParkSei Seung Yoon
    • G11C11/14G11C7/00
    • G11C7/22G11C7/04G11C16/12H03K2005/00293
    • In a particular embodiment, a device includes a reference voltage circuit to generate a controlled voltage. The device includes a frequency circuit configured to generate a frequency output signal having a pre-set frequency and a counter to generate a count signal based on the pre-set frequency. The device also includes a delay circuit coupled to receive the count signal and to produce a delayed digital output signal and a latch to generate a pulse. The pulse has a first edge responsive to a write command and a trailing edge formed in response to the delayed digital output signal. In a particular embodiment, the pulse width of the pulse corresponds to an applied current level that exceeds a critical current to enable data to be written to an element of the memory but does not exceed a predetermined threshold.
    • 在特定实施例中,一种装置包括用于产生受控电压的参考电压电路。 该装置包括:频率电路,被配置为产生具有预置频率的频率输出信号和计数器,以基于预设频率生成计数信号。 该装置还包括一个延迟电路,其耦合以接收计数信号并产生延迟的数字输出信号和锁存器以产生脉冲。 脉冲响应于写入命令和响应于延迟的数字输出信号形成的后沿而具有第一边沿。 在特定实施例中,脉冲的脉冲宽度对应于超过临界电流的施加的电流电平,以使得能够将数据写入存储器的元件但不超过预定阈值。