会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Magnetic disk drive and magnetic disk medium
    • 磁盘驱动器和磁盘介质
    • US07408733B2
    • 2008-08-05
    • US11400579
    • 2006-04-07
    • Naoki SatohYoshiteru IshidaYoshiju WatanabeTerumi Takashi
    • Naoki SatohYoshiteru IshidaYoshiju WatanabeTerumi Takashi
    • G11B5/596G11B19/26
    • G11B19/26
    • Embodiments of the invention increase the convenience of a magnetic disk drive for portable use by shortening a period of time required to record a large amount of data, and by increasing the reproduction time, in the magnetic disk drive. In one embodiment, an area between servo data parts is interpolated by servo data parts, each of which stores a burst signal, so that the allocation density of a burst signal is made k times. At the time of write operation in which data is written, only the servo data parts are made use of to perform the servo control while a disk is driven at high rotational speed so as to reduce the recording time. At the time of read operation in which data is reproduced, the servo data parts are made use of to ensure the required precision of the servo control at low rotational speed that is 1/k of the rotational speed at the time of write operation. The reproduction at low rotational speed enables the reduction in power consumption.
    • 本发明的实施例通过缩短记录大量数据所需的时间周期以及通过增加磁盘驱动器中的再现时间来增加用于便携式使用的磁盘驱动器的便利性。 在一个实施例中,伺服数据部分之间的区域由伺服数据部分内插,每个伺服数据部分存储脉冲串信号,使得脉冲信号的分配密度为k次。 在写入数据的写入操作时,仅利用伺服数据部分来执行伺服控制,同时以高转速驱动盘,以便减少记录时间。 在再现数据的读取操作时,利用伺服数据部分来确保在写入操作时转速为1 / k的低转速下的伺服控制所要求的精度。 在低转速下的再现能够降低功耗。
    • 4. 发明授权
    • Magnetic disk drive including a data discrimination apparatus capable of
correcting signal waveform distortion due to intersymbol interference
    • 磁盘驱动器包括能够校正由于符号间干扰引起的信号波形失真的数据鉴别装置
    • US5625632A
    • 1997-04-29
    • US319725
    • 1994-10-07
    • Yoshiteru IshidaKazunori IwabuchiHideyuki YamakawaHiromi Matsushige
    • Yoshiteru IshidaKazunori IwabuchiHideyuki YamakawaHiromi Matsushige
    • G11B20/10G06F11/10H03M13/00
    • G11B20/10009
    • A data discrimination apparatus which is capable of correcting a decrease in amplitude of a signal to be data discriminated by a correction value so as to correct the bit itself which was used as a target bit to determine the correction value. A decision circuit preliminarily classifies an equalizer output into symbols "0" and "1" to obtain a run length of the symbol "0" with respect to a given symbol "1" (the target bit). A correction value generating circuit includes a memory device which contains correction values in correspondence with all the possible values of the run length, and outputs one of the correction values out of the memory device in response to an output from the decision circuit. A delay circuit delays the equalizer output by a time which is required until the correction value is output. An operation circuit adds the selected correction value to the delayed equalizer output, to correct the same. The thus corrected equalizer output is data discriminated in a data discrimination circuit, with a lowered error rate owing to the correction.
    • 一种数据识别装置,其能够校正由校正值识别的要被数据的信号的幅度的降低,以便校正用作目标位的位本身以确定校正值。 判定电路预先将均衡器输出分类为符号“0”和“1”,以获得相对于给定符号“1”(目标位)的符号“0”的游程长度。 校正值产生电路包括存储器件,其存储与游程长度的所有可能值相对应的校正值,并且响应于来自判定电路的输出将一个校正值输出存储器件。 延迟电路使均衡器输出延迟所需的时间,直到校正值被输出。 操作电路将所选择的校正值与延迟均衡器输出相加,以校正相同的值。 这样校正的均衡器输出是在数据鉴别电路中鉴别的数据,由于校正而导致的误差率降低。
    • 7. 发明授权
    • Reproduced signal processing method, reproduced signal processing
circuit, and a magnetic storage apparatus
    • 再现信号处理方法,再现信号处理电路和磁存储装置
    • US6104331A
    • 2000-08-15
    • US161734
    • 1998-09-29
    • Yoshiteru IshidaNaoki SatohTerumi TakashiAkihiko HiranoSeiichi Mita
    • Yoshiteru IshidaNaoki SatohTerumi TakashiAkihiko HiranoSeiichi Mita
    • G11B5/09G11B5/012G11B19/04G11B20/10G11B20/24G11B23/00H03M1/12G11B5/02
    • G11B19/04G11B20/10009G11B20/24G11B5/012G11B23/0007G11B5/09
    • A reproduced signal processing circuit includes a variable gain amplifier to which a signal read from a medium by a reproducing head is inputted; an analog-to-digital converter for converting a signal outputted from the variable gain amplifier into a digital signal; and a variable frequency oscillator for supplying an operation clock signal to the analog-to-digital converter. A reproduced signal processing method includes the steps of operating a first control loop for controlling the variable gain amplifier; operating at least either one of a second control loop and a third control loop, the second control loop controlling the variable frequency oscillator, the third control loop controlling the variable frequency oscillator; filtering by analog filter means the read signal inputted to the variable gain amplifier; operating at least one of first, second, and third noise detecting operations, the first noise detecting operation detecting presence or absence of a noise by comparing an amplitude of the output signal from the variable gain amplifier with a predetermined threshold value, the second noise detecting operation detecting a noise during an operation period of the second control loop, the third noise detecting operation detecting a noise during an operation period of the third control loop; and changing the range of cutoff frequency of the analog filter means in accordance with a result from at least one of the first, second, and third noise detecting operations, thereby controlling at least one of the first, second, and third control loops.
    • 再现信号处理电路包括可变增益放大器,从再现头从介质读取的信号被输入到该可变增益放大器; 用于将从可变增益放大器输出的信号转换为数字信号的模拟 - 数字转换器; 以及用于向模数转换器提供操作时钟信号的可变频率振荡器。 再现信号处理方法包括以下步骤:操作用于控制可变增益放大器的第一控制环路; 操作第二控制回路和第三控制回路中的至少一个,控制可变频率振荡器的第二控制回路,控制可变频率振荡器的第三控制回路; 通过模拟滤波器滤波意味着输入到可变增益放大器的读取信号; 操作第一,第二和第三噪声检测操作中的至少一个,所述第一噪声检测操作通过将来自可变增益放大器的输出信号的幅度与预定阈值进行比较来检测噪声的存在或不存在,第二噪声检测 操作在第二控制回路的操作期间检测噪声,第三噪声检测操作在第三控制回路的操作期间检测噪声; 以及根据第一,第二和第三噪声检测操作中的至少一个的结果改变模拟滤波器装置的截止频率的范围,从而控制第一,第二和第三控制回路中的至少一个。
    • 8. 发明授权
    • Information recording/reproducing apparatus having a clock timing
extraction circuit for extracting a clock signal from an input data
signal
    • 具有用于从输入数据信号中提取时钟信号的时钟定时提取电路的信息记录/再现装置
    • US5553104A
    • 1996-09-03
    • US266779
    • 1994-06-29
    • Terumi TakashiAkihiko HiranoKazunori IwabuchiHideyuki YamakawaYoshiteru IshidaKazuhisa ShiraishiKazutoshi Ashikawa
    • Terumi TakashiAkihiko HiranoKazunori IwabuchiHideyuki YamakawaYoshiteru IshidaKazuhisa ShiraishiKazutoshi Ashikawa
    • G11B20/14G11B27/30H03L7/06H03L7/081H03L7/099H03L7/183H04L7/033H03D3/24
    • H03L7/0996G11B20/1403G11B27/30H03L7/081H03L7/183H04L7/0337
    • A clock timing extraction circuit for use in an information recording/reproducing apparatus has a phase comparator for comparing the reproduced signal with a selected clock signal to generate a phase error signal, a clock signal generation circuit for adjusting frequency to cause the error signal to approach zero according to the phase error signal and outputting a plurality of clock signals having mutually different phase differences, a selection circuit for outputting one of the plurality of clock signals on the basis of a selection signal, a phase difference judgement circuit for determining one of the plurality of clock signals having a minimum phase error (Vdet) and generating a selection signal for selection of the clock signal having the minimum phase difference, and a freeze circuit for blocking an output of the phase comparator until the clock signal having the minimum phase error is selected. The information recording/reproducing apparatus has an AGC circuit for limiting an amplitude of a reproduced signal received from a recording medium, the aforementioned clock timing extraction circuit, and a decoder circuit. The clock timing extraction circuit extracts a clock signal from an output signal of the AGC circuit and the decoder decodes the output signal of the AGC circuit on the basis of the extracted clock signal.
    • 用于信息记录/再现装置的时钟定时提取电路具有一个相位比较器,用于将再生信号与所选择的时钟信号进行比较以产生相位误差信号;时钟信号产生电路,用于调整频率以使误差信号接近 根据相位误差信号输出零,并输出具有相互不同的相位差的多个时钟信号,用于基于选择信号输出多个时钟信号中的一个的选择电路,用于确定其中之一的相位差判定电路 具有最小相位误差(Vdet)的多个时钟信号,并且产生用于选择具有最小相位差的时钟信号的选择信号,以及用于阻止相位比较器的输出的冻结电路,直到具有最小相位误差的时钟信号 被选中。 信息记录/重放装置具有用于限制从记录介质接收的再现信号的幅度的AGC电路,上述时钟定时提取电路和解码器电路。 时钟定时提取电路从AGC电路的输出信号中提取时钟信号,解码器根据所提取的时钟信号对AGC电路的输出信号进行解码。
    • 9. 发明申请
    • Magnetic disk drive and magnetic disk medium
    • 磁盘驱动器和磁盘介质
    • US20090015960A1
    • 2009-01-15
    • US12217075
    • 2008-06-30
    • Naoki SatohYoshiteru IshidaYoshiju WatanabeTerumi Takashi
    • Naoki SatohYoshiteru IshidaYoshiju WatanabeTerumi Takashi
    • G11B15/46
    • G11B19/26
    • Embodiments of the invention increase the convenience of a magnetic disk drive for portable use by shortening a period of time required to record a large amount of data, and by increasing the reproduction time, in the magnetic disk drive. In one embodiment, an area between servo data parts is interpolated by servo data parts, each of which stores a burst signal, so that the allocation density of a burst signal is made k times. At the time of write operation in which data is written, only the servo data parts are made use of to perform the servo control while a disk is driven at high rotational speed so as to reduce the recording time. At the time of read operation in which data is reproduced, the servo data parts are made use of to ensure the required precision of the servo control at low rotational speed that is 1/k of the rotational speed at the time of write operation. The reproduction at low rotational speed enables the reduction in power consumption.
    • 本发明的实施例通过缩短记录大量数据所需的时间周期以及通过增加磁盘驱动器中的再现时间来增加用于便携式使用的磁盘驱动器的便利性。 在一个实施例中,伺服数据部分之间的区域由伺服数据部分内插,每个伺服数据部分存储脉冲串信号,使得脉冲信号的分配密度为k次。 在写入数据的写入操作时,仅利用伺服数据部分来执行伺服控制,同时以高转速驱动盘,以便减少记录时间。 在再现数据的读取操作时,利用伺服数据部分来确保在写入操作时转速为1 / k的低转速下的伺服控制所要求的精度。 在低转速下的再现能够降低功耗。