会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Semiconductor storage device
    • 半导体存储设备
    • US07518942B2
    • 2009-04-14
    • US11555333
    • 2006-11-01
    • Toshio Sunaga
    • Toshio Sunaga
    • G11C8/00
    • G11C8/10G11C7/08G11C7/1072G11C7/22G11C8/12G11C11/4076G11C11/4087G11C11/4091
    • The objective of the present invention is to provide a semiconductor storage device wherein a low active current is obtained by reducing the number of sense amplifiers to be activated at a time. An SDRAM has a divided word line structure, and includes a plurality of banks, each of which includes arrays AR1 to AR64 and 4K main word lines MWL. A row address signal is fetched in response to a row address strobe signal, and a segment address signal is fetched in response to a column address strobe signal. A main row decoder MRD activates main word lines MWL1, MWL5, MWL9 and MWL13 in response to the row address signal, and a segment row decoder SRD selects only an array AR1 in response to a segment address signal, and activates only 1K sense amplifiers SA corresponding to the selected array AR. When the main word lines MWL1, MWL5, MWL9 and MWL13 are activated, the segment word lines in arrays AR2 to AR64 are not activated, so that data are not destroyed.
    • 本发明的目的是提供一种半导体存储装置,其中通过减少一次要激活的读出放大器的数量来获得低有功电流。 SDRAM具有划分的字线结构,并且包括多个存储体,每个存储体包括阵列AR1至AR64和4K主字线MWL。 响应于行地址选通信号取出行地址信号,响应于列地址选通信号取出段地址信号。 主行解码器MRD响应于行地址信号激活主字线MWL1,MWL5,MWL9和MWL13,并且段行解码器SRD响应于段地址信号仅选择阵列AR1,并且仅激活1K个读出放大器SA 对应于所选阵列AR。 当主字线MWL1,MWL5,MWL9和MWL13被激活时,阵列AR2到AR64中的段字线不被激活,使得数据不被破坏。
    • 3. 发明授权
    • Semiconductor storage device
    • 半导体存储设备
    • US07460420B2
    • 2008-12-02
    • US11553617
    • 2006-10-27
    • Toshio Sunaga
    • Toshio Sunaga
    • G11C7/00
    • G11C11/408G11C29/806
    • The objective of the present invention is to provide a DRAM that reduces the current consumed by an address comparison circuit that compares an address signal with a defective address signal that has been programmed. Redundant predecoders predecode a defective row address signal DRA output by program circuits, and an address comparison circuit compares a predecoded signal, output by a predecoder, with the defective predecoded signals PDRA, output by the redundant predecoders. In the case of a 2-bit predecoding system, the address comparison circuit compares the predecoded signal PRA with the defective predecoded signal PDRA using four bits in order to compare the row address signal RA with the defective row address signal DRA using groups of two bits.
    • 本发明的目的是提供一种DRAM,其减少地址比较电路消耗的电流,该地址比较电路将地址信号与已编程的缺陷地址信号进行比较。 冗余预解码器预编码由编程电路输出的有缺陷的行地址信号DRA,并且地址比较电路将由预解码器输出的预解码信号与由冗余预解码器输出的缺陷预解码信号PDRA进行比较。 在2位预解码系统的情况下,地址比较电路使用四位比较预解码信号PRA和缺陷预解码信号PDRA,以便使用两位组来比较行地址信号RA与缺陷行地址信号DRA 。
    • 5. 发明授权
    • Low power self refresh timer oscillator
    • 低功耗自刷新定时器振荡器
    • US07123110B2
    • 2006-10-17
    • US10904127
    • 2004-10-25
    • Toshio SunagaTakeo Yasuda
    • Toshio SunagaTakeo Yasuda
    • H03K3/02H03K7/00
    • H03K3/0231
    • A low power oscillator circuit for a self-refresh timer in a memory array is disclosed. When a voltage (V1) of a comparison node (N1) exceeds a first reference voltage (Vref1), a differential amplifier (101) in an oscillator (1) causes a pulse generator (110) to output a pulse. A charge/discharge circuit (105) discharges the comparison node (N1) in response to pulse. In this event, a control circuit (4) disables a first control signal (CT1) to halt operation of the differential amplifier (101). When the voltage (V1) exceeds a second reference voltage (Vref2) equivalent to the sum of threshold voltages of a discharge circuit (43) in consequence of gradually charging the comparison node (N1) by the charge/discharge circuit (105) after it was discharged, the control circuit (4) activates the first control signal (CT1) to operate the differential amplifier (101).
    • 公开了一种用于存储器阵列中的自刷新定时器的低功率振荡器电路。 当比较节点(N1)的电压(V 1)超过第一参考电压(Vref 1)时,振荡器(1)中的差分放大器(101)使得脉冲发生器(110)输出脉冲。 充电/放电电路(105)响应于脉冲放电比较节点(N1)。 在这种情况下,控制电路(4)禁止第一控制信号(CT1)停止差分放大器(101)的操作。 当电压(V 1)超过与放电电路(43)的阈值电压之和相等的第二参考电压(Vref 2)时,结果是由充电/放电电路(105)逐渐对比较节点(N1)充电 ),控制电路(4)激活第一控制信号(CT1)以操作差分放大器(101)。