会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Integrated circuit device
    • 集成电路器件
    • US06266294B1
    • 2001-07-24
    • US09304516
    • 1999-05-04
    • Masahiro YadaHiroyoshi Tomita
    • Masahiro YadaHiroyoshi Tomita
    • G11C800
    • G11C7/222G11C7/22
    • According to the present invention, in an integrated circuit device for receiving an external clock signal and a clock enable signal and for supplying to an internal circuit an internal clock signal which has a predetermined phase relationship with the external clock signal, a DLL circuit for generating a delay clock signal, synchronized and in phase with the external clock signal, is operated continuously even in a low power consumption mode, and the provision of the delay clock signal to the internal circuit is halted. When the mode is switched from the low power consumption mode to the normal mode, the delay clock signal generated by the DLL circuit, which is operated continuously, is supplied as an internal clock signal to the internal circuit again.
    • 根据本发明,在用于接收外部时钟信号和时钟使能信号并用于向内部电路提供与外部时钟信号具有预定相位关系的内部时钟信号的集成电路装置中,用于产生 与外部时钟信号同步且同相的延迟时钟信号即使在低功耗模式下也连续工作,并且停止向内部电路提供延迟时钟信号。 当模式从低功耗模式切换到正常模式时,由连续操作的DLL电路产生的延迟时钟信号作为内部时钟信号被再次提供给内部电路。