会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • COMPUTER PRODUCT, ANALYSIS SUPPORT APPARATUS, AND ANALYSIS SUPPORT METHOD
    • 计算机产品,分析支持设备和分析支持方法
    • US20110125480A1
    • 2011-05-26
    • US12913425
    • 2010-10-27
    • Katsumi HOMMA
    • Katsumi HOMMA
    • G06F17/50G06F17/10
    • G06F17/5031G06F2217/10G06F2217/84
    • A non-transitory, computer-readable recording medium stores therein a program causing a computer to execute calculating, using respective standard deviations of first delay distributions of delay variation independent to each element included in a path among parallel paths in a circuit, standard deviation of a first delay distribution of the path when modeled as a series circuit; correcting the standard deviation of the first delay distribution for each element, using the calculated standard deviation of the first delay distribution of the path and a standard deviation of a first delay distribution of the path obtained by a statistical delay analysis on the circuit; obtaining a correlation distribution representing a correlation between delay and leak current of the circuit by executing, using the corrected standard deviation of the first delay distribution for each element, correlation analysis between delay and leak current of the target circuit; and outputting the obtained correlation distribution.
    • 一种非暂时的计算机可读记录介质,其中存储使计算机执行计算的程序,使用与电路中的并行路径中包括的路径中的每个元素独立的延迟变化的第一延迟分布的标准偏差的标准偏差, 当建模为串联电路时路径的第一延迟分布; 使用计算出的路径的第一延迟分布的标准偏差和通过电路上的统计延迟分析获得的路径的第一延迟分布的标准偏差来校正每个元件的第一延迟分布的标准偏差; 通过使用对每个元件的第一延迟分布的校正标准偏差,通过执行目标电路的延迟和泄漏电流之间的相关分析来获得表示电路的延迟和漏电流之间的相关性的相关分布; 并输出所获得的相关分布。
    • 2. 发明申请
    • METHOD AND APPARATUS FOR SUPPORTING VERIFICATION OF LEAKAGE CURRENT DISTRIBUTION
    • 用于支持漏电流分布验证的方法和装置
    • US20100131249A1
    • 2010-05-27
    • US12561490
    • 2009-09-17
    • Katsumi HOMMA
    • Katsumi HOMMA
    • G06F17/50G06F17/10
    • G06F17/5036
    • A leakage current distribution verification support method includes a process including obtaining the estimated number L of cells in the custom macro circuit and the first arithmetic expression including a polynomial with a term having a common parameter α representing variations arising from each cell in the custom macro circuit and with a term having a parameter β representing variations arising from the entirety of the custom macro circuit, generating a second arithmetic expression including a polynomial with a term having a parameter αn (n=1, 2, . . . , L) and a term having the parameter β, setting coefficients in the polynomial included in the second arithmetic expression in such a manner that a result of calculation of the second arithmetic expression becomes equal to a result of calculation of the first arithmetic expression, and outputting the second arithmetic expression in which the coefficients have been set.
    • 泄漏电流分布验证支持方法包括获得定制宏电路中的单元的估计数L的处理,以及第一算术表达式,其包括具有公共参数α的项的多项式,所述公共参数α表示定制宏电路中每个单元产生的变化 并且具有参数&bgr的术语; 代表由整个定制宏电路产生的变化,产生包括具有参数αn(n = 1,2,...,L)的术语和具有参数“bgr”的项的多项式的第二算术表达式;设置 包含在第二算术表达式中的多项式的系数使得第二算术表达式的计算结果等于第一算术表达式的计算结果,并输出其中已经设置了系数的第二算术表达式 。
    • 3. 发明授权
    • Circuit delay analyzer, circuit delay analyzing method, and computer product
    • 电路延迟分析仪,电路延迟分析方法和电脑产品
    • US07681161B2
    • 2010-03-16
    • US11902489
    • 2007-09-21
    • Katsumi HommaHidetoshi MatsuokaIzumi NittaToshiyuki Shibuya
    • Katsumi HommaHidetoshi MatsuokaIzumi NittaToshiyuki Shibuya
    • G06F17/50
    • G06F17/5031G06F2217/10G06F2217/84
    • Delay analysis performed on a circuit having multiple parallel partial circuits (paths) involves recursively integrating two paths of the circuit using an all-element delay distribution that indicates delay based on performance of all circuit elements in a path and a correlation delay distribution that indicates delay based on correlation between circuit elements in the path. An all-element delay distribution is calculated for the integrated path using the all-element delay distributions of the two paths to be integrated. The all-element delay distributions and the correlation delay distributions of two paths to be integrated are used to calculate a total delay distribution for the integrated path. The total delay distribution is used with the all-element delay distribution for the integrated path to calculate a correlation delay distribution for the integrated path. Through recursive calculation, a delay distribution of the circuit is estimated.
    • 对具有多个并行部分电路(路径)的电路进行延迟分析涉及使用基于路径中的所有电路元件的性能的指示延迟的全元延迟分布递归地积分电路的两个路径,以及指示延迟的相关延迟分布 基于路径中的电路元件之间的相关性。 使用要集成的两个路径的全元素延迟分布,针对集成路径计算全元素延迟分布。 要整合的两个路径的全元素延迟分布和相关延迟分布用于计算集成路径的总延迟分布。 总延迟分布与集成路径的全元素延迟分布一起使用,以计算集成路径的相关延迟分布。 通过递归计算,估计电路的延迟分布。
    • 6. 发明申请
    • Delay analyzing method, delay analyzing apparatus, and computer product
    • 延迟分析方法,延迟分析仪器和计算机产品
    • US20070204248A1
    • 2007-08-30
    • US11521138
    • 2006-09-14
    • Katsumi HommaToshiyuki ShibuyaHidetoshi MatsuokaIzumi Nitta
    • Katsumi HommaToshiyuki ShibuyaHidetoshi MatsuokaIzumi Nitta
    • G06F17/50
    • G06F17/5031
    • A delay analyzing apparatus receives a result of timing analysis of a target circuit, and detects, from paths in the target circuit, critical paths based on the result of the timing analysis with a detecting unit. A first calculating unit calculates an average delay distribution of the paths other than the critical paths based on an average delay value of each of the critical paths. A second calculating unit calculates a probability density distribution of the critical paths, and a third calculating unit calculates a probability density distribution of all of the paths based on the average delay distribution. A fourth calculating unit calculates difference between a statistical delay value of the critical paths and a statistical delay value of all of the paths based on the probability density distribution of the critical paths and the probability density distribution of all of the paths.
    • 延迟分析装置接收目标电路的定时分析结果,并根据检测单元的定时分析结果从目标电路中的路径检测关键路径。 第一计算单元基于每个关键路径的平均延迟值来计算除了关键路径之外的路径的平均延迟分布。 第二计算单元计算关键路径的概率密度分布,第三计算单元基于平均延迟分布来计算所有路径的概率密度分布。 第四计算单元基于关键路径的概率密度分布和所有路径的概率密度分布来计算关键路径的统计延迟值与所有路径的统计延迟值之间的差异。
    • 8. 发明授权
    • Computer product, analysis support apparatus, and analysis support method
    • 计算机产品,分析支持设备和分析支持方法
    • US08380480B2
    • 2013-02-19
    • US12913425
    • 2010-10-27
    • Katsumi Homma
    • Katsumi Homma
    • G06F17/50
    • G06F17/5031G06F2217/10G06F2217/84
    • A non-transitory, computer-readable recording medium stores therein a program causing a computer to execute calculating, using respective standard deviations of first delay distributions of delay variation independent to each element included in a path among parallel paths in a circuit, standard deviation of a first delay distribution of the path when modeled as a series circuit; correcting the standard deviation of the first delay distribution for each element, using the calculated standard deviation of the first delay distribution of the path and a standard deviation of a first delay distribution of the path obtained by a statistical delay analysis on the circuit; obtaining a correlation distribution representing a correlation between delay and leak current of the circuit by executing, using the corrected standard deviation of the first delay distribution for each element, correlation analysis between delay and leak current of the target circuit; and outputting the obtained correlation distribution.
    • 一种非暂时的计算机可读记录介质,其中存储使计算机执行计算的程序,使用与电路中的并行路径中包括的路径中的每个元素独立的延迟变化的第一延迟分布的标准偏差的标准偏差, 当建模为串联电路时路径的第一延迟分布; 使用计算出的路径的第一延迟分布的标准偏差和通过电路上的统计延迟分析获得的路径的第一延迟分布的标准偏差来校正每个元件的第一延迟分布的标准偏差; 通过使用对每个元件的第一延迟分布的校正标准偏差,通过执行目标电路的延迟和泄漏电流之间的相关分析来获得表示电路的延迟和漏电流之间的相关性的相关分布; 并输出所获得的相关分布。
    • 9. 发明授权
    • Circuit design support computer product, apparatus, and method
    • 电路设计支持电脑产品,仪器和方法
    • US08340946B2
    • 2012-12-25
    • US12763508
    • 2010-04-20
    • Katsumi Homma
    • Katsumi Homma
    • G06F17/50
    • G06F17/5036
    • A computer-readable recording medium stores therein a program causing a computer that accesses a simulator to execute receiving a measured yield distribution that expresses an actually measured yield distribution concerning leak current of a circuit-under-design, and model data for leak current of a cell of the circuit-under-design; providing the simulator with the model data and values for a normal distribution concerning variation components of the leak current of the cell; acquiring the leak current of the circuit-under-design; calculating, based on the acquired leak current, an estimated yield distribution concerning the leak current of the circuit-under-design; calculating values for the normal distribution that minimize error between the measured yield distribution and the estimated yield distribution; setting an initial value to the normal distribution and the calculated values for the normal distribution to the normal distribution; and outputting the estimated yield distribution that is based on the leak current of the circuit-under-design.
    • 计算机可读记录介质存储程序,使计算机访问模拟器以执行接收测量的收益率分布,该收益分布表示关于设计中的电路的漏电流的实际测量的收益率分布,以及用于泄漏电流的模型数据 电路设计下的电池; 向模拟器提供模型数据和关于小区泄漏电流的变化分量的正态分布的值; 获取设计电路的漏电流; 基于所获得的泄漏电流计算关于设计电路的漏电流的估计产量分布; 计算正态分布的值,使得测量的产量分布与估计的收益率分布之间的误差最小化; 将正态分布的初始值设置为正态分布的正态分布的计算值; 并输出基于设计电路的漏电流的估计的收益率分布。
    • 10. 发明授权
    • Leakage current analyzing apparatus, leakage current analyzing method, and computer product
    • 泄漏电流分析仪,漏电流分析法,电脑产品
    • US08074186B2
    • 2011-12-06
    • US12203636
    • 2008-09-03
    • Katsumi Homma
    • Katsumi Homma
    • G06F17/50
    • G06F17/5036
    • A leakage current analyzing apparatus receives input of data used for analysis and indicating intra/inter-chip variation concerning the gate length of transistors constituting cells in a circuit to be designed, where the inter-chip variation is handled as a discrete probability density distribution R. Using the data input, the leakage current analyzing apparatus obtains a cumulative probability density for a leakage current value (of the circuit) that is equal to or less than each arbitrary leakage current value I1 to IJ. As a result, the leak rate of the circuit to be designed can be correctly obtained without limiting the shape of distribution.
    • 泄漏电流分析装置接收用于分析的数据的输入,并且指示在要设计的电路中构成单元的晶体管的栅极长度的片内/片间变化,其中芯片间变化被处理为离散概率密度分布R 利用数据输入,泄漏电流分析装置获得等于或小于每个任意泄漏电流值I1至IJ的电流值(该电路的泄漏电流值)的累积概率密度。 结果,可以正确地获得要设计的电路的泄漏率,而不限制分布的形状。