会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Generating capacitance look-up tables for wiring patterns in the presence of metal fills
    • 在存在金属填充物的情况下为布线图生成电容查找表
    • US08495540B2
    • 2013-07-23
    • US13449009
    • 2012-04-17
    • Ibrahim M. ElfadelTarek Ali El MoselhyDavid J. Widiger
    • Ibrahim M. ElfadelTarek Ali El MoselhyDavid J. Widiger
    • G06F17/50G06F9/455
    • G06F17/5072G06F17/5036G06F17/5068G06F17/5081G06F2217/12H05K2201/09781
    • A computer system selects a signal conductor from an electronic circuit design layout and assigns a first potential to the selected signal conductor. Next, the computer system assigns a second potential to other signal conductors included in the electronic circuit design layout. The computer system then selects a metal fill from the electronic circuit design layout, which is void from carrying an electrical signal, and generates a zero charge equation for the selected metal fill. The zero charge equation establishes that a total charge residing on the selected metal fill is equal to zero. The computer system includes the zero charge equation in a system of equations, which includes grid point potential equations, and solves the system of equations. In turn, the computer system computes capacitance values for the signal conductors based upon the system of equation solutions, and simulates the electronic circuit design layout using the computed capacitance values.
    • 计算机系统从电子电路设计布局中选择信号导体,并将第一电位分配给所选择的信号导体。 接下来,计算机系统向包括在电子电路设计布局中的其它信号导体分配第二电位。 然后,计算机系统从电子电路设计布局中选择一个金属填充物,该电子设备布局无法携带电信号,并为所选择的金属填充产生零电荷方程。 零电荷方程式确定驻留在所选金属填充上的总电荷等于零。 计算机系统包括方程组中的零电荷方程,其包括网格点电位方程,并求解方程组。 反过来,计算机系统基于方程解的系统来计算信号导体的电容值,并使用计算的电容值来模拟电子电路设计布局。
    • 3. 发明授权
    • Generating capacitance look-up tables for wiring patterns in the presence of metal fills
    • 在存在金属填充物的情况下为布线图生成电容查找表
    • US08245169B2
    • 2012-08-14
    • US12648456
    • 2009-12-29
    • Ibrahim M. ElfadelTarek Ali El MoselhyDavid J. Widiger
    • Ibrahim M. ElfadelTarek Ali El MoselhyDavid J. Widiger
    • G06F17/50G06F9/455
    • G06F17/5072G06F17/5036G06F17/5068G06F17/5081G06F2217/12H05K2201/09781
    • A computer system selects a signal conductor from an electronic circuit design layout and assigns a first potential to the selected signal conductor. Next, the computer system assigns a second potential to other signal conductors included in the electronic circuit design layout. The computer system then selects a metal fill from the electronic circuit design layout, which is void from carrying an electrical signal, and generates a zero charge equation for the selected metal fill. The zero charge equation establishes that a total charge residing on the selected metal fill is equal to zero. The computer system includes the zero charge equation in a system of equations, which includes grid point potential equations, and solves the system of equations. In turn, the computer system computes capacitance values for the signal conductors based upon the system of equation solutions, and simulates the electronic circuit design layout using the computed capacitance values.
    • 计算机系统从电子电路设计布局中选择信号导体,并将第一电位分配给所选择的信号导体。 接下来,计算机系统向包括在电子电路设计布局中的其它信号导体分配第二电位。 然后,计算机系统从电子电路设计布局中选择一个金属填充物,该电子设备布局无法携带电信号,并为所选择的金属填充产生零电荷方程。 零电荷方程式确定驻留在所选金属填充上的总电荷等于零。 计算机系统包括方程组中的零电荷方程,其包括网格点电位方程,并求解方程组。 反过来,计算机系统基于方程解的系统来计算信号导体的电容值,并使用计算的电容值来模拟电子电路设计布局。
    • 9. 发明申请
    • Generating Capacitance Look-up Tables for Wiring Patterns in the Presence of Metal Fills
    • 在金属填充物的情况下生成接线图形的电容查找表
    • US20120204140A1
    • 2012-08-09
    • US13449009
    • 2012-04-17
    • Ibrahim M. ElfadelTarek Ali El MoselhyDavid J. Widiger
    • Ibrahim M. ElfadelTarek Ali El MoselhyDavid J. Widiger
    • G06F17/50
    • G06F17/5072G06F17/5036G06F17/5068G06F17/5081G06F2217/12H05K2201/09781
    • A computer system selects a signal conductor from an electronic circuit design layout and assigns a first potential to the selected signal conductor. Next, the computer system assigns a second potential to other signal conductors included in the electronic circuit design layout. The computer system then selects a metal fill from the electronic circuit design layout, which is void from carrying an electrical signal, and generates a zero charge equation for the selected metal fill. The zero charge equation establishes that a total charge residing on the selected metal fill is equal to zero. The computer system includes the zero charge equation in a system of equations, which includes grid point potential equations, and solves the system of equations. In turn, the computer system computes capacitance values for the signal conductors based upon the system of equation solutions, and simulates the electronic circuit design layout using the computed capacitance values.
    • 计算机系统从电子电路设计布局中选择信号导体,并将第一电位分配给所选择的信号导体。 接下来,计算机系统向包括在电子电路设计布局中的其它信号导体分配第二电位。 然后,计算机系统从电子电路设计布局中选择一个金属填充物,该电子设备布局无法携带电信号,并为所选择的金属填充产生零电荷方程。 零电荷方程式确定驻留在所选金属填充上的总电荷等于零。 计算机系统包括方程组中的零电荷方程,其包括网格点电位方程,并求解方程组。 反过来,计算机系统基于方程解的系统来计算信号导体的电容值,并使用计算的电容值来模拟电子电路设计布局。
    • 10. 发明授权
    • Method for estimating propagation noise based on effective capacitance in an integrated circuit chip
    • 基于集成电路芯片中的有效电容估计传播噪声的方法
    • US07346867B2
    • 2008-03-18
    • US11048422
    • 2005-02-01
    • Haihua SuDavid J. WidigerYing LiuByron L. KrauterChandramouli V. Kashyap
    • Haihua SuDavid J. WidigerYing LiuByron L. KrauterChandramouli V. Kashyap
    • G06F17/50
    • G06F17/5036
    • A system and method for estimating propagation noise that is induced by a non-zero noise glitch at the input of the driver circuit. Such propagation noise is a function of both the input noise glitch and the driver output effective capacitive load, which is typically part of the total wiring capacitance due to resistive shielding in deep sub-micron interconnects. The noise-driven effective capacitance solution provided herein also estimates the propagation noise induced by a non-zero noise glitch at the input of the driving gate. Gate propagation noise rules describing a relationship between the output noise properties and the input noise properties and the output loading capacitance are used within the noise-driven effective capacitance process to determine the linear Thevenin model of the driving gate. The linearized Thevenin driver model is then employed to analyze both the propagation noise and the combined coupling and propagation noise typically seen in global signal nets.
    • 用于估计在驱动器电路的输入处由非零噪声毛刺引起的传播噪声的系统和方法。 这种传播噪声是输入噪声毛刺和驱动器输出有效电容性负载两者的函数,这通常是由于深亚微米互连中的电阻屏蔽而导致的总布线电容的一部分。 本文提供的噪声驱动的有效电容解决方案还估计在驱动门的输入处由非零噪声毛刺引起的传播噪声。 在噪声驱动的有效电容过程中使用描述输出噪声特性和输入噪声特性与输出负载电容之间的关系的门传播噪声规则来确定驱动门的线性戴维宁模型。 然后使用线性化的戴维南驱动器模型来分析传播噪声和通常在全局信号网中看到的组合耦合和传播噪声。