会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 51. 发明授权
    • Method of forming a pocket implant region after formation of composite insulator spacers
    • 在形成复合绝缘垫片之后形成凹穴注入区域的方法
    • US06924180B2
    • 2005-08-02
    • US10361934
    • 2003-02-10
    • Elgin Quek
    • Elgin Quek
    • H01L21/336H01L29/78H01L21/84
    • H01L29/6653H01L29/6656H01L29/6659H01L29/7833
    • A process for forming a MOSFET device featuring a pocket region placed adjacent to only a top portion of the sides of a heavily doped source/drain region, has been developed. The process features forming a heavily doped source/drain region in an area of a semiconductor substrate not covered by the gate structure or by composite insulator spacers located on the sides of the gate structure. Selective removal of an overlying insulator component of the composite insulator spacer allows a subsequent pocket implant region to be formed in an area of the semiconductor substrate directly underlying a horizontal portion of a remaining L shaped insulator spacer component. The location of the pocket region, formed butting only the top portions of the sides of the heavily doped source/drain region, reduces the risk of punch through current while limiting the impact of junction capacitance.
    • 已经开发了用于形成MOSFET器件的工艺,其特征在于仅与重掺杂源极/漏极区域的侧面的顶部附近放置的口袋区域。 该工艺的特征是在未被栅极结构覆盖的半导体衬底的区域中或通过位于栅极结构的侧面上的复合绝缘体间隔物形成重掺杂的源极/漏极区域。 选择性去除复合绝缘体间隔物的上覆绝缘体部件允许随后的口袋注入区域形成在半导体衬底的直接位于剩余的L形绝缘体间隔件部件的水平部分下方的区域中。 仅在重掺杂的源极/漏极区域形成对接的顶部的袋区域的位置降低穿通电流的风险,同时限制结电容的冲击。
    • 56. 发明授权
    • Fin-type memory
    • 鳍型记忆
    • US08895402B2
    • 2014-11-25
    • US13602310
    • 2012-09-03
    • Eng Huat TohElgin QuekShyue Seng Tan
    • Eng Huat TohElgin QuekShyue Seng Tan
    • H01L21/20
    • H01L45/1233H01L45/04H01L45/06H01L45/126H01L45/141H01L45/144H01L45/146H01L45/1675H01L45/1691
    • Memory devices and methods for forming a device are disclosed. A substrate prepared with a lower electrode level with bottom electrodes is provided. Fin stack layers are formed on the lower electrode level. Spacers are formed on top of the fin stack layers. The spacers have a width which is less than a lithographic resolution. The fin stack layers are patterned using the spacers as a mask to form fin stacks. The fin stacks contact the bottom electrodes. An interlevel dielectric (ILD) layer is formed on the substrate. The ILD layer fills spaces around the fin stacks. An upper electrode level is formed on the ILD layer. The upper electrode level has top electrodes in contact with the fin stacks. The electrodes and fin stacks form fin-type memory cells.
    • 公开了用于形成装置的存储装置和方法。 提供了制备具有与底部电极的较低电极电平的衬底。 鳍状堆叠层形成在下部电极层上。 垫片形成在翅片堆叠层的顶部。 间隔物的宽度小于光刻分辨率。 使用间隔件作为掩模来对翅片堆叠层进行图案化以形成翅片堆叠。 鳍片堆叠接触底部电极。 在衬底上形成层间电介质(ILD)层。 ILD层填充散热片堆叠周围的空间。 在ILD层上形成上电极层。 上电极电平具有与散热片堆叠接触的顶部电极。 电极和散热片堆叠形成鳍式存储单元。