会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 41. 发明授权
    • Nonvolatile semiconductor memory and fabrication method for the same
    • 非易失性半导体存储器及其制造方法相同
    • US08084324B2
    • 2011-12-27
    • US12720062
    • 2010-03-09
    • Kikuko SugimaeMasayuki IchigeFumitaka AraiYasuhiko MatsunagaAtsuhiro Sato
    • Kikuko SugimaeMasayuki IchigeFumitaka AraiYasuhiko MatsunagaAtsuhiro Sato
    • H01L21/8238H01L21/336H01L21/4763
    • H01L27/115G11C16/0416G11C16/0433G11C16/0483G11C16/30H01L27/11521H01L27/11524
    • A nonvolatile semiconductor memory includes a memory cell transistor including a first floating gate electrode layer formed on a first tunneling insulating film, a first inter-gate insulating film, a first and a second control gate electrode layer, and a first metallic silicide film; a high voltage transistor including a high voltage gate electrode layer formed on the high voltage gate insulating film, a second inter-gate insulating film having an aperture, a third and a fourth control gate electrode layer, and a second metallic silicide film; a low voltage transistor including a second floating gate electrode layer formed on the second tunneling insulating film, a third inter-gate insulating film having an aperture, a fifth and a sixth control gate electrode layer, and a third metallic silicide film; and a liner insulating film directly disposed on a first source and drain region of the memory cell transistor, a second source and drain region of the low voltage transistor, and a third source and drain region of the high voltage transistor.
    • 非易失性半导体存储器包括:存储单元晶体管,包括形成在第一隧道绝缘膜上的第一浮栅电极层,第一栅间绝缘膜,第一和第二控制栅极电极层和第一金属硅化物膜; 包括形成在高压栅极绝缘膜上的高电压栅极电极层,具有孔径的第二栅极间绝缘膜,第三和第四控制栅极电极层和第二金属硅化物膜的高压晶体管; 包括形成在第二隧道绝缘膜上的第二浮栅电极层,具有孔的第三栅间绝缘膜,第五和第六控制栅极电极层和第三金属硅化物膜的低压晶体管; 以及直接设置在存储单元晶体管的第一源极和漏极区域,低压晶体管的第二源极和漏极区域以及高压晶体管的第三源极和漏极区域中的衬垫绝缘膜。
    • 42. 发明申请
    • NON-VOLATILE SEMICONDUCTOR STORAGE DEVICE
    • 非挥发性半导体存储器件
    • US20110233652A1
    • 2011-09-29
    • US13156727
    • 2011-06-09
    • Yasuhiro ShinoAtsuhiro SatoTakeshi KamigaichiFumitaka Arai
    • Yasuhiro ShinoAtsuhiro SatoTakeshi KamigaichiFumitaka Arai
    • H01L27/115
    • H01L27/11578H01L27/11573H01L27/11582
    • A non-volatile semiconductor storage device includes: a memory cell area in which a plurality of electrically rewritable memory cells are formed; and a peripheral circuit area in which transistors that configure peripheral circuits to control the memory cells are formed. The memory cell area has formed therein: a semiconductor layer formed to extend in a vertical direction to a semiconductor substrate; a plurality of conductive layers extending in a parallel direction to, and laminated in a vertical direction to the semiconductor substrate; and a property-varying layer formed between the semiconductor layer and the conductive layers and having properties varying depending on a voltage applied to the conductive layers. The peripheral circuit area has formed therein a plurality of dummy wiring layers that are formed on the same plane as each of the plurality of conductive layers and that are electrically separated from the conductive layers.
    • 非易失性半导体存储装置包括:形成有多个电可重写存储单元的存储单元区域; 以及外围电路区域,其中形成配置外围电路以控制存储单元的晶体管。 在其中形成存储单元区域:形成为在垂直方向上延伸到半导体衬底的半导体层; 多个导电层,沿着与半导体基板的垂直方向平行的方向延伸并层叠; 以及形成在所述半导体层和所述导电层之间的性质变化层,并且具有根据施加到所述导电层的电压而变化的特性。 外围电路区域中形成有多个虚拟布线层,其形成在与多个导电层中的每一个相同的平面上,并且与导电层电分离。
    • 43. 发明授权
    • Non-volatile semiconductor storage device
    • 非易失性半导体存储器件
    • US07977733B2
    • 2011-07-12
    • US12394929
    • 2009-02-27
    • Yasuhiro ShiinoAtsuhiro SatoTakeshi KamigaichiFumitaka Arai
    • Yasuhiro ShiinoAtsuhiro SatoTakeshi KamigaichiFumitaka Arai
    • H01L29/792
    • H01L27/11578H01L27/11573H01L27/11582
    • A non-volatile semiconductor storage device includes: a memory cell area in which a plurality of electrically rewritable memory cells are formed; and a peripheral circuit area in which transistors that configure peripheral circuits to control the memory cells are formed. The memory cell area has formed therein: a semiconductor layer formed to extend in a vertical direction to a semiconductor substrate; a plurality of conductive layers extending in a parallel direction to, and laminated in a vertical direction to the semiconductor substrate; and a property-varying layer formed between the semiconductor layer and the conductive layers and having properties varying depending on a voltage applied to the conductive layers. The peripheral circuit area has formed therein a plurality of dummy wiring layers that are formed on the same plane as each of the plurality of conductive layers and that are electrically separated from the conductive layers.
    • 非易失性半导体存储装置包括:形成有多个电可重写存储单元的存储单元区域; 以及外围电路区域,其中形成配置外围电路以控制存储单元的晶体管。 在其中形成存储单元区域:形成为在垂直方向上延伸到半导体衬底的半导体层; 多个导电层,沿着与半导体基板的垂直方向平行的方向延伸并层叠; 以及形成在所述半导体层和所述导电层之间的性质变化层,并且具有根据施加到所述导电层的电压而变化的特性。 外围电路区域中形成有多个虚拟布线层,其形成在与多个导电层中的每一个相同的平面上,并且与导电层电分离。
    • 44. 发明授权
    • Nonvolatile semiconductor memory device and manufacturing method thereof
    • 非易失性半导体存储器件及其制造方法
    • US07906804B2
    • 2011-03-15
    • US11798888
    • 2007-05-17
    • Hiroshi AkahoriWakako TakeuchiAtsuhiro Sato
    • Hiroshi AkahoriWakako TakeuchiAtsuhiro Sato
    • H01L29/78
    • H01L27/11521H01L21/28273H01L27/115H01L29/42336
    • A memory device includes a semiconductor substrate, memory elements formed above the substrate in rows and columns, bit lines and word lines selectively connected with the memory elements in the respective columns and rows, each memory element including, a first gate insulator formed above the substrate, a charge accumulation layer formed on the first gate insulator, a second gate insulator formed on the charge accumulation layer, and a control electrode formed on the second gate insulator, wherein a ratio r/d is not smaller than 0.5, where r: a radius of curvature of an upper corner portion or surface roughness of the charge accumulation layer and d: an equivalent oxide thickness of the second gate insulator in a cross section along a direction vertical to the bit lines.
    • 存储器件包括:半导体衬底,以行和列形成在衬底上方的存储元件,位线和字线与各个列和行中的存储元件选择性地连接,每个存储元件包括形成在衬底上的第一栅极绝缘体 ,形成在第一栅极绝缘体上的电荷累积层,形成在电荷累积层上的第二栅极绝缘体和形成在第二栅极绝缘体上的控制电极,其中比率r / d不小于0.5,其中r:a 上角部的曲率半径或电荷蓄积层的表面粗糙度,d:沿着与位线垂直的方向的截面中的第二栅极绝缘体的等效氧化物厚度。
    • 46. 发明申请
    • NON-VOLATILE SEMICONDUCTOR STORAGE DEVICE
    • 非挥发性半导体存储器件
    • US20090230450A1
    • 2009-09-17
    • US12394929
    • 2009-02-27
    • Yasuhiro ShiinoAtsuhiro SatoTakeshi KamigaichiFumitaka Arai
    • Yasuhiro ShiinoAtsuhiro SatoTakeshi KamigaichiFumitaka Arai
    • H01L29/788H01L21/20
    • H01L27/11578H01L27/11573H01L27/11582
    • A non-volatile semiconductor storage device includes: a memory cell area in which a plurality of electrically rewritable memory cells are formed; and a peripheral circuit area in which transistors that configure peripheral circuits to control the memory cells are formed. The memory cell area has formed therein: a semiconductor layer formed to extend in a vertical direction to a semiconductor substrate; a plurality of conductive layers extending in a parallel direction to, and laminated in a vertical direction to the semiconductor substrate; and a property-varying layer formed between the semiconductor layer and the conductive layers and having properties varying depending on a voltage applied to the conductive layers. The peripheral circuit area has formed therein a plurality of dummy wiring layers that are formed on the same plane as each of the plurality of conductive layers and that are electrically separated from the conductive layers.
    • 非易失性半导体存储装置包括:形成有多个电可重写存储单元的存储单元区域; 以及外围电路区域,其中形成配置外围电路以控制存储单元的晶体管。 在其中形成存储单元区域:形成为在垂直方向上延伸到半导体衬底的半导体层; 多个导电层,沿着与半导体基板的垂直方向平行的方向延伸并层叠; 以及形成在所述半导体层和所述导电层之间的性质变化层,并且具有根据施加到所述导电层的电压而变化的特性。 外围电路区域中形成有多个虚拟布线层,其形成在与多个导电层中的每一个相同的平面上,并且与导电层电分离。
    • 48. 发明申请
    • NONVOLATILE SEMICONDUCTOR MEMORY AND A FABRICATION METHOD FOR THE SAME
    • 非易失性半导体存储器及其制造方法
    • US20080076245A1
    • 2008-03-27
    • US11947396
    • 2007-11-29
    • Makoto SAKUMAAtsuhiro Sato
    • Makoto SAKUMAAtsuhiro Sato
    • H01L21/44
    • H01L27/11524H01L27/115H01L27/11521H01L29/66825
    • A nonvolatile semiconductor memory includes a plurality of memory cell transistors configured with a first floating gate, a first control gate, and a first inter-gate insulating film each arranged between the first floating gate and the first control gate, respectively, and which are aligned along a bit line direction; device isolating regions disposed at a constant pitch along a word line direction making a striped pattern along the bit line direction; and select gate transistors disposed at each end of the alignment of the memory cell transistors, each configured with a second floating gate, a second control gate, a second inter-gate insulator film disposed between the second floating gate and the second control gate, and a sidewall gate electrically connected to the second floating gate and the second control gate.
    • 非易失性半导体存储器包括:多个存储单元晶体管,其配置有分别布置在第一浮置栅极和第一控制栅极之间的第一浮动栅极,第一控制栅极和第一栅极间绝缘膜,并且它们对准 沿着位线方向; 器件隔离区沿着字线方向以恒定的间距设置,沿着位线方向形成条纹图案; 并且选择栅极晶体管,其设置在存储单元晶体管的对准的每一端,每个配置有第二浮置栅极,第二控制栅极,设置在第二浮置栅极和第二控制栅极之间的第二栅极间绝缘膜,以及 电连接到第二浮动栅极和第二控制栅极的侧壁栅极。