会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 32. 发明申请
    • OPERATIONAL AMPLIFIER
    • 操作放大器
    • US20090284315A1
    • 2009-11-19
    • US12296367
    • 2007-05-21
    • Satoshi KobayashiJunji Nakatsuka
    • Satoshi KobayashiJunji Nakatsuka
    • H03F3/45H03F1/34
    • H03F1/08H03F1/34H03F3/45192H03F3/45475H03F3/45632H03F2203/45248H03F2203/45431H03F2203/45466H03F2203/45482H03F2203/45522H03F2203/45524H03F2203/45526H03F2203/45544H03F2203/45631H03F2203/45692
    • An operational amplifier includes, between an input and an output of an operational amplifier (an operational amplification stage) 10, a feedback capacitor 34 connected in negative feedback, a phase control circuit 100 having a resistor element (a resistor unit) 30 connected in series to the feedback capacitor 34. Load capacitors (load units) 32 are connected on the output side of the operational amplifier 10 and driven by an output signal from the operational amplifier 10. In a case that the capacitance values of the load capacitor 32 and 33 are increased and the phase margin of the operational amplifier becomes excessive in comparison with the optimum value, a resistance value RO of the resistor element 30 is increased to control the phase margin of the operational amplifier so as to fall within the optimum range, and thus accelerated settling properties are realized. This invention thus provides a phase control circuit applicable even to a single-stage operational amplifier, and by enhancing the properties of the operational amplifier itself and enabling the phase margin to be controlled, realizes accelerated settling properties even in a case that a transient response is deteriorated.
    • 运算放大器包括在运算放大器(运算放大级)10的输入和输出端之间,负反馈端连接的反馈电容器34,具有串联连接的电阻元件(电阻单元)30的相位控制电路100 负载电容器(负载单元)32连接在运算放大器10的输出侧并由运算放大器10的输出信号驱动。在负载电容器32和33的电容值的情况下 并且运算放大器的相位裕度与最佳值相比变得过大,电阻元件30的电阻值RO增加,以控制运算放大器的相位裕度落在最佳范围内,因此 实现了加速沉降特性。 因此,本发明提供了一种甚至可应用于单级运算放大器的相位控制电路,并且通过增强运算放大器本身的性质并使得能够控制相位裕度,即使在瞬态响应为 恶化
    • 33. 发明授权
    • Low differential output voltage circuit
    • 低差分输出电压电路
    • US07528636B2
    • 2009-05-05
    • US11762075
    • 2007-06-13
    • Chun-Yi Huang
    • Chun-Yi Huang
    • H03K3/00
    • H03F3/45237H03F3/4565H03F2200/513H03F2203/45008H03F2203/45074H03F2203/45101H03F2203/45466H03F2203/45482H03F2203/45504H03F2203/45681
    • A low differential output voltage circuit having a voltage generator and a differential output unit is provided. The voltage generator includes a first PMOS transistor, a first amplifier circuit, a unit gain stage, a first NMOS transistor, a second NMOS transistor. The differential output unit includes a first controlled current source, a second controlled current source, a common voltage circuit, a first switch, a second switch, a third switch, and a fourth switch. Due to the voltage generator directly provides a common mode voltage to the differential output unit, and the first amplifier circuit and the unit gain stage could overcome a channel modulation effect of MOS transistors and enhance the driving ability of the common mode voltage respectively. Thus, a response time of the invention is decreased, and an output current of the differential output unit is in a proportion to the reference current received by the voltage generator.
    • 提供具有电压发生器和差分输出单元的低差分输出电压电路。 电压发生器包括第一PMOS晶体管,第一放大器电路,单位增益级,第一NMOS晶体管,第二NMOS晶体管。 差分输出单元包括第一受控电流源,第二受控电流源,公共电压电路,第一开关,第二开关,第三开关和第四开关。 由于电压发生器直接向差分输出单元提供共模电压,第一放大器电路和单元增益级可以克服MOS晶体管的沟道调制效应,并分别提高共模电压的驱动能力。 因此,本发明的响应时间减小,并且差分输出单元的输出电流与电压发生器接收的参考电流成比例。
    • 35. 发明申请
    • METHOD AND SYSTEM FOR REDUCING AM/PM DISTORTION IN A POLAR AMPLIFIER
    • 用于减少极性放大器中的AM / PM失真的方法和系统
    • US20080150633A1
    • 2008-06-26
    • US11684075
    • 2007-03-09
    • Alireza Zolfaghari
    • Alireza Zolfaghari
    • H03F3/38
    • H03F1/3276H03F1/3211H03F3/45183H03F3/45188H03F3/45766H03F2203/45482H03F2203/45624
    • Methods and systems for reducing AM/PM distortion in a polar amplifier are disclosed and may comprise adding an offset signal to an amplitude signal in the digital domain and removing the offset signal in the analog domain during polar modulation. A sum of an amplitude signal and an offset signal may be mixed with a phase signal in a first differential amplifier to generate a first voltage signal, and the offset signal may be mixed with the phase signal in a second differential amplifier to generate a second voltage signal, which may be subtracted from the first voltage signal. The amplitude and offset signals may be mixed with the phase signal by modulating a current in the differential amplifiers, which may comprise cascode differential amplifiers. The modulated current may be generated using a current source and a current mirror circuit, which may comprise a cascode current mirror.
    • 公开了用于减少极性放大器中的AM / PM失真的方法和系统,并且可以包括将偏移信号添加到数字域中的幅度信号,并且在极化调制期间去除模拟域中的偏移信号。 振幅信号和偏移信号的和可以与第一差分放大器中的相位信号混合以产生第一电压信号,并且偏移信号可以与第二差分放大器中的相位信号混合以产生第二电压 信号,其可以从第一电压信号中减去。 幅度和偏移信号可以通过调制差分放大器中的电流而与相位信号混合,差分放大器可以包括共源共栅差分放大器。 可以使用电流源和电流镜电路来产生调制电流,电流源和电流镜电路可以包括共源共栅电流镜。
    • 37. 发明授权
    • Fully differential operational amplifier with fast settling time
    • 全差分运算放大器具有快速建立时间
    • US07265621B1
    • 2007-09-04
    • US11181564
    • 2005-07-13
    • Byung-Moo Min
    • Byung-Moo Min
    • H03F3/45
    • H03F3/45188H03F3/4565H03F3/45654H03F2203/45052H03F2203/45088H03F2203/45194H03F2203/45334H03F2203/45352H03F2203/45354H03F2203/45482
    • An operational amplifier includes a pair of differential input transistors, a pair of cascode transistors and a keep-alive circuit. The pair of differential input transistors is connected together at the source terminals and the gate terminals of the input transistors receive a pair of differential input signals. Each cascode transistor is connected to a respective input transistor to form a cascode. The drain terminals of the pair of cascode transistors provide a pair of differential output signals. The keep-alive circuit is connected to provide first and second bias currents to the source terminals of the pair of cascode transistors. In operation, each of the first and second bias currents is a variable current being a function of a voltage at the source terminal of the respective cascode transistor. The first and second bias currents keep the pair of cascode transistors alive during transient overload conditions.
    • 运算放大器包括一对差分输入晶体管,一对共源共栅晶体管和保持电路。 一对差分输入晶体管在源极端子处连接在一起,并且输入晶体管的栅极端子接收一对差分输入信号。 每个共源共栅晶体管连接到相应的输入晶体管以形成共源共栅。 一对共源共栅晶体管的漏极端子提供一对差分输出信号。 保持电路被连接以向该对共源共栅晶体管的源极端提供第一和第二偏置电流。 在操作中,第一和第二偏置电流中的每一个是可变电流,其是相应共源共栅晶体管的源极端处的电压的函数。 在瞬态过载条件下,第一和第二偏置电流保持该对共源共栅晶体管存活。