会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 40. 发明授权
    • GaAs MESFET logic buffers using enhancement and depletion FETs
    • 使用增强和耗尽FET的GaAs MESFET逻辑缓冲器
    • US4707622A
    • 1987-11-17
    • US815061
    • 1985-12-31
    • Hisoka TakaoToshiro SatoSeiichi SaitoToshinari Hayashi
    • Hisoka TakaoToshiro SatoSeiichi SaitoToshinari Hayashi
    • H03K19/0944H03K19/0952H03K19/094
    • H03K19/09443H03K19/0952
    • A logic circuit includes an inverter circuit including a first enhancement type field effect transistor having a gate connected to an input, and a first depletion type transistor having a gate and a source which are directly connected to a drain of the first enhancement type field effect transistor. A source follower circuit including a second enhancement type field effect transistor having a gate is connected to a connecting point of the first enhancement type field effect transistor and the first depletion type field effect transistor. A second depletion type field effect transistor having a gate and a source which are directly connected to each other has a drain which is connected to a source of the second enhancement type field effect transistor. A first power source is connected to the drains of the first depletion type field effect transistor and the second enhancement type field effect transistor and a second power source is connected to the sources of the first enhancement type field effect transistor and the second depletion type field effect transistor. An output is formed at the connecting point of the second enhancement type field effect transistor and the second depletion type field effect type transistor.
    • 逻辑电路包括反相器电路,其包括具有连接到输入端的栅极的第一增强型场效应晶体管和具有栅极和源极的第一耗尽型晶体管,其直接连接到第一增强型场效应晶体管的漏极 。 包括具有栅极的第二增强型场效应晶体管的源极跟随器电路连接到第一增强型场效应晶体管和第一耗尽型场效应晶体管的连接点。 具有彼此直接连接的栅极和源极的第二耗尽型场效应晶体管具有连接到第二增强型场效应晶体管的源极的漏极。 第一电源连接到第一耗尽型场效应晶体管和第二增强型场效应晶体管的漏极,第二电源连接到第一增强型场效应晶体管的源极和第二衰减型场效应 晶体管。 在第二增强型场效应晶体管和第二耗尽型场效应晶体管的连接点处形成输出。