会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • A METAL-SEMICONDUCTOR ALLOY REGION FOR ENHANCING ON CURRENT IN A THREE-DIMENSIONAL MEMORY STRUCTURE
    • 金属半导体合金区域,用于增强三维存储器结构中的电流
    • WO2016167984A1
    • 2016-10-20
    • PCT/US2016/025394
    • 2016-03-31
    • SANDISK TECHNOLOGIES LLC
    • SHARANGPANI, RahulMAKALA, Raghuveer S.KOKA, SateeshKUBO, TomohiroARIYOSHI, JunichiMATAMIS, George
    • H01L27/115
    • H01L27/1157H01L27/11524H01L27/11556H01L27/11573H01L27/11575H01L27/11582
    • Resistance of a semiconductor channel in three-dimensional memory stack structures can be reduced by forming a metal-semiconductor alloy region between a vertical semiconductor channel and a horizontal semiconductor channel located within a substrate. The metal-semiconductor alloy region can be formed by recessing a portion of the semiconductor material layer in the semiconductor substrate underneath a memory opening after formation of a memory film, selectively depositing a metallic material in the recess region, depositing a vertical semiconductor channel, and reacting the deposited metallic material with an adjacent portion of the semiconductor material layer and the vertical semiconductor channel. A sacrificial dielectric material layer can be formed on the memory film prior to the selective deposition of the metallic material. The vertical semiconductor channel can be formed in a single deposition process, thereby eliminating any interface therein and minimizing the resistance of the vertical semiconductor channel.
    • 通过在位于衬底内的垂直半导体沟道和水平半导体沟道之间形成金属 - 半导体合金区域,可以减少三维存储堆叠结构中的半导体沟道的电阻。 金属 - 半导体合金区域可以通过在形成记忆膜之后在存储器开口下面的半导体衬底中的一部分半导体材料层凹陷来形成,在凹陷区域中选择性地沉积金属材料,沉积垂直半导体沟道,以及 使沉积的金属材料与半导体材料层和垂直半导体沟道的相邻部分反应。 在金属材料的选择性沉积之前,可以在记忆膜上形成牺牲介电材料层。 可以在单个沉积工艺中形成垂直半导体沟道,从而消除其中的任何界面并使垂直半导体沟道的电阻最小化。