会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • INDEPENDENT SET/RESET PROGRAMMING SCHEME
    • 独立设置/复位编程方案
    • US20160139828A1
    • 2016-05-19
    • US14547473
    • 2014-11-19
    • SANDISK 3D LLC
    • Tianhong YanTz-yi Liu
    • G06F3/06
    • G06F3/0616G06F3/061G06F3/0625G06F3/0634G06F3/0644G06F3/0659G06F3/0679G06F3/0688Y02D10/154
    • Methods for operating a non-volatile memory that includes a plurality of memory arrays in which each memory array of the plurality of memory arrays may independently perform a SET operation, a RESET operation, or a read operation are described. The ability to independently SET or RESET memory arrays allows a SET operation to be performed on a first set of memory cells within a first memory array at the same time as a RESET operation is performed on a second set of memory cells within a second memory array. In some cases, the first memory array may be associated with a first memory bay and the second memory array may be associated with a second memory bay. Each memory bay may include a memory array, read/write circuits, and control circuitry for determining memory cell groupings and programming memory cells within the memory array based on the memory cell groupings.
    • 描述了包括多个存储器阵列的非易失性存储器的方法,其中多个存储器阵列的每个存储器阵列可以独立地执行SET操作,RESET操作或读取操作。 独立地设置或重置存储器阵列的能力允许在第一存储器阵列内的第一组存储器单元上执行SET操作,同时对第二存储器阵列中的第二组存储器单元执行复位操作 。 在一些情况下,第一存储器阵列可以与第一存储器托架相关联,并且第二存储器阵列可以与第二存储器托架相关联。 每个存储器托架可以包括存储器阵列,读/写电路和用于基于存储器单元分组来确定存储器单元分组和编程存储器阵列内的存储器单元的控制电路。
    • 6. 发明授权
    • Non-volatile memory having 3D array architecture with bit line voltage control and methods thereof
    • 具有具有位线电压控制的3D阵列架构的非易失性存储器及其方法
    • US09281029B2
    • 2016-03-08
    • US13794344
    • 2013-03-11
    • SanDisk 3D LLC
    • Raul Adrian Cernea
    • G11C7/12G11C8/08G11C11/4094G11C5/02G11C7/18G11C13/00
    • G11C7/12G11C5/025G11C7/18G11C8/08G11C11/4094G11C13/0021G11C13/004
    • In a 3D memory with vertical local bit lines, each local bit line is switchably connected to a node on a global bit line having first and second ends, the local bit line voltage is maintained at a predetermined reference level in spite of being driven by a bit line driver from a first end of the global bit line that constitutes variable circuit path length and circuit serial resistance. This is accomplished by a feedback voltage regulator comprising a voltage clamp at the first end of the global bit line controlled by a bit line voltage comparator at the second end of the global bit line. The comparator compares the bit line voltage sensed from the second end with the predetermined reference level and outputs a control voltage to control the voltage clamp In this way the voltage at the local bit line is regulated at the reference voltage.
    • 在具有垂直局部位线的3D存储器中,每个局部位线可切换地连接到具有第一和第二端的全局位线上的节点,局部位线电压被维持在预定的参考电平,尽管由 全局位线第一端的位线驱动器构成可变电路路径长度和电路串联电阻。 这是通过一个反馈电压调节器实现的,该电压调节器包括在由全局位线的第二端的位线电压比较器控制的全局位线的第一端的电压钳位。 比较器将从第二端检测的位线电压与预定参考电平进行比较,并输出控制电压以控制电压钳位。以这种方式,局部位线处的电压被调节在参考电压。