会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明授权
    • Semiconductor device manufacturing method
    • 半导体器件制造方法
    • US06982200B2
    • 2006-01-03
    • US10748286
    • 2003-12-31
    • Junji NoguchiToshinori ImaiTsuyoshi Fujiwara
    • Junji NoguchiToshinori ImaiTsuyoshi Fujiwara
    • H01L21/8242
    • H01L21/76834H01L21/76801H01L21/76807H01L21/76814H01L21/76832H01L21/76838H01L23/5223H01L23/53233H01L23/53238H01L23/5329H01L23/53295H01L28/40H01L2924/0002H01L2924/00
    • Disclosed is a method of manufacturing a semiconductor device which has reliable buried interconnects (wirings) and a reliable MIM capacitor. An interconnect and a capacitor bottom electrode are formed inside a hole made in six insulation films. Then a barrier insulation film is formed on the uppermost film (of the above six insulation films) including the interconnect and the top face of the bottom electrode. After two insulation films are formed above the barrier insulation film, a hole is made in the two insulation films and a capacitor top electrode is buried in that hole. The barrier insulation film also functions as a capacity insulation film for the capacitor. Then, after three other insulation films are formed on the upper film (of the above two insulation films) including the top face of the top electrode, a hole is made in the barrier insulation film, the two insulation films, and the three other insulation films, and another interconnect is buried in that hole.
    • 公开了一种具有可靠的埋地互连(布线)和可靠的MIM电容器的半导体器件的制造方法。 在由六个绝缘膜制成的孔内形成互连和电容器底部电极。 然后在包括互连件和底部电极的顶面的最上面的膜(上述六个绝缘膜)上形成阻挡绝缘膜。 在阻挡绝缘膜上方形成两个绝缘膜之后,在两个绝缘膜中形成孔,并且在该孔中埋置电容器顶部电极。 阻挡绝缘膜还用作电容器的电容绝缘膜。 然后,在上电极(上述两个绝缘膜)的上部膜上形成三个绝缘膜之后,在隔离绝缘膜,两个绝缘膜和三个绝缘层中形成一个孔 电影,另一个互连被埋在那个洞里。
    • 9. 发明授权
    • Semiconductor device and manufacturing method of the same
    • 半导体器件及其制造方法相同
    • US08212649B2
    • 2012-07-03
    • US13238056
    • 2011-09-21
    • Tsuyoshi FujiwaraToshinori ImaiKenichi TakedaHiromi Shimamoto
    • Tsuyoshi FujiwaraToshinori ImaiKenichi TakedaHiromi Shimamoto
    • H01C1/12
    • H01L23/5228H01L27/0688H01L28/24H01L2924/0002H01L2924/00
    • A semiconductor device according to the present invention includes: a lower-surface oxidation preventing insulating film formed on a lower surface of a metal resistor element; an upper-surface oxidation preventing insulating film formed on an upper surface of the metal resistor element; and a side-surface oxidation preventing insulating film formed only near a side surface of the metal resistor element by performing anisotropic etching after being deposited on a whole surface of a wafer in a process separated from the lower-surface oxidation preventing insulating film and the upper-surface oxidation preventing insulating film. According to the present invention, it is possible to prevent the increase of the resistance value due to the oxidation of the metal resistor element and also to prevent the increase of the parasitic capacitance between metal wiring layers without complicating the fabrication process.
    • 根据本发明的半导体器件包括:形成在金属电阻器元件的下表面上的下表面的氧化防止绝缘膜; 形成在所述金属电阻元件的上表面上的上表面氧化防止绝缘膜; 以及侧面氧化防止绝缘膜,其仅在金属电阻元件的侧面附近形成,在与下表面的氧化防止绝缘膜分离的工序中沉积在晶片的整个表面上,进行各向异性蚀刻 表面氧化防止绝缘膜。 根据本发明,可以防止由于金属电阻元件的氧化引起的电阻值的增加,并且还可以防止金属布线层之间的寄生电容的增加,而不会使制造工艺复杂化。
    • 10. 发明授权
    • Semiconductor device and manufacturing method of the same
    • 半导体器件及其制造方法相同
    • US08040214B2
    • 2011-10-18
    • US12481384
    • 2009-06-09
    • Tsuyoshi FujiwaraToshinori ImaiKenichi TakedaHiromi Shimamoto
    • Tsuyoshi FujiwaraToshinori ImaiKenichi TakedaHiromi Shimamoto
    • H01C1/12
    • H01L23/5228H01L27/0688H01L28/24H01L2924/0002H01L2924/00
    • A semiconductor device according to the present invention includes: a lower-surface oxidation preventing insulating film formed on a lower surface of a metal resistor element; an upper-surface oxidation preventing insulating film formed on an upper surface of the metal resistor element; and a side-surface oxidation preventing insulating film formed only near a side surface of the metal resistor element by performing anisotropic etching after being deposited on a whole surface of a wafer in a process separated from the lower-surface oxidation preventing insulating film and the upper-surface oxidation preventing insulating film. According to the present invention, it is possible to prevent the increase of the resistance value due to the oxidation of the metal resistor element and also to prevent the increase of the parasitic capacitance between metal wiring layers without complicating the fabrication process.
    • 根据本发明的半导体器件包括:形成在金属电阻器元件的下表面上的下表面的氧化防止绝缘膜; 形成在所述金属电阻元件的上表面上的上表面氧化防止绝缘膜; 以及侧面氧化防止绝缘膜,其仅在金属电阻元件的侧面附近形成,在与下表面的氧化防止绝缘膜分离的工序中沉积在晶片的整个表面上,进行各向异性蚀刻 表面氧化防止绝缘膜。 根据本发明,可以防止由于金属电阻元件的氧化引起的电阻值的增加,并且还可以防止金属布线层之间的寄生电容的增加,而不会使制造工艺复杂化。