会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • OPERATIONS MANAGEMENT APPARATUS, OPERATIONS MANAGEMENT SYSTEM, DATA PROCESSING METHOD, AND OPERATIONS MANAGEMENT PROGRAM
    • 操作管理装置,操作管理系统,数据处理方法和操作管理程序
    • US20120192014A1
    • 2012-07-26
    • US13433886
    • 2012-03-29
    • Kiyoshi KATO
    • Kiyoshi KATO
    • G06F11/30
    • G06F11/3447G06F11/3409G06F2201/81
    • An operations management apparatus which acquires performance information for each of a plurality of performance items from a plurality of controlled units and manages operation of the controlled units includes a correlation model generation unit which derives a correlation function between a first series of performance information that indicates time series variation about a first element and a second series of performance information that indicates time series variation about a second element, generates a correlation model between the first element and the second element based on the correlation function, and obtains the correlation model for each element pair of the performance information, and a correlation change analysis unit which analyzes a change in the correlation model based on the performance information acquired newly which has not been used for generation of the correlation model.
    • 一种操作管理装置,其从多个受控单位取得多个演奏项目的演奏信息,并管理被控制的单位的动作,包括:相关模型生成部,其将表示时刻的第一系列演奏信息, 关于第一元素的系列变化和指示关于第二元素的时间序列变化的第二系列性能信息,基于相关函数在第一元素和第二元素之间生成相关模型,并获得每个元素对的相关模型 以及相关变化分析单元,其基于未被用于生成相关模型的新获得的性能信息来分析相关模型的变化。
    • 7. 发明申请
    • PHASE LOCKED LOOP, SEMICONDUCTOR DEVICE, AND WIRELESS TAG
    • 相位锁定环,半导体器件和无线标签
    • US20110254600A1
    • 2011-10-20
    • US13173595
    • 2011-06-30
    • Kiyoshi KATOTakanori MATSUZAKI
    • Kiyoshi KATOTakanori MATSUZAKI
    • H03L7/08
    • H03L7/0995H03L7/093H03L7/107H03L7/18
    • An object is to provide a PLL having a wide operating range. Another object is to provide a semiconductor device or a wireless tag which has a wide operating range in a communication distance or temperature by incorporating such a PLL. The semiconductor device or the wireless tag includes a first divider circuit; a second divider circuit; a phase comparator circuit to which an output of the first divider circuit and an output of the second divider circuit are provided; a loop filter to which an output of the phase comparator circuit is supplied and in which a time constant is switched in accordance with an inputted signal; and a voltage controlled oscillator circuit to which an output of the loop filter is supplied and which supplies an output to the second divider circuit.
    • 目的是提供具有宽工作范围的PLL。 另一个目的是提供一种半导体器件或无线标签,其通过并入这种PLL而在通信距离或温度下具有宽的工作范围。 半导体器件或无线标签包括第一除法电路; 第二分频电路; 相位比较器电路,第一分频电路的输出和第二除法电路的输出端提供给该相位比较器电路; 环路滤波器,根据输入的信号,提供相位比较器电路的输出并将时间常数切换到该环路滤波器; 以及压控振荡器电路,所述环路滤波器的输出端被提供给所述压控振荡器电路,并将输出提供给所述第二除法电路。
    • 9. 发明申请
    • WIRELESS CHIP
    • 无线芯片
    • US20110068180A1
    • 2011-03-24
    • US12889769
    • 2010-09-24
    • Kiyoshi KATO
    • Kiyoshi KATO
    • G06K19/07G06K19/067
    • H01L27/1266H01L27/1214H01L27/13H01L29/78648
    • The size of a wireless chip is often determined according to an antenna circuit thereof. Power source voltage or power supplied to the wireless chip can be more easily received with a larger antenna. On the other hand, there has been an increasing demand for a compact wireless chip, and it is thus necessary to downsize an antenna. In view of this, the invention provides a wireless chip capable of data communication with a small antenna, namely a compact wireless chip having an improved communicable distance. A power source circuit of an ID chip of the invention generates a higher power source voltage than a power source voltage generated in a conventional ID chip, by using a boosting power source circuit having a boosting circuit and a rectifier circuit.
    • 无线芯片的尺寸通常根据其天线电路来确定。 电源电压或提供给无线芯片的功率可以用更大的天线更容易地接收。 另一方面,对紧凑型无线芯片的需求日益增加,因此需要减小天线尺寸。 鉴于此,本发明提供了能够与小型天线进行数据通信的无线芯片,即具有改善的可通信距离的小型无线芯片。 本发明的ID芯片的电源电路通过使用具有升压电路和整流电路的升压电源电路产生比常规ID芯片中产生的电源电压更高的电源电压。
    • 10. 发明申请
    • NON-VOLATILE MEMORY AND METHOD OF MANUFACTURING THE SAME
    • 非易失性存储器及其制造方法
    • US20090269911A1
    • 2009-10-29
    • US12484273
    • 2009-06-15
    • Kiyoshi KATOYoshiyuki KUROKAWA
    • Kiyoshi KATOYoshiyuki KUROKAWA
    • H01L21/336
    • H01L29/42324H01L21/28273H01L27/115H01L29/7881
    • A non-volatile memory in which a leak current from an electric charge accumulating layer to an active layer is reduced and a method of manufacturing the non-volatile memory are provided. In a non-volatile memory made from a semiconductor thin film that is formed on a substrate (101) having an insulating surface, active layer side ends (110) are tapered. This makes the thickness of a first insulating film (106), which is formed by a thermal oxidization process, at the active layer side ends (110) the same as the thickness of the rest of the first insulating film. Therefore local thinning of the first insulating film does not take place. Moreover, the tapered active layer side ends hardly tolerate electric field concentration at active layer side end corners (111). Accordingly, a leak current from an electric charge accumulating layer (107) to the active layer (105) is reduced to improve the electric charge holding characteristic. As a result, the first insulating film can be further made thin to obtain a high performance non-volatile memory that operates at a low voltage and consumes less power.
    • 提供了从电荷累积层到有源层的泄漏电流减小的非易失性存储器以及制造非易失性存储器的方法。 在由形成在具有绝缘表面的基板(101)上的由半导体薄膜制成的非易失性存储器中,有源层侧端(110)是锥形的。 这使得通过热氧化工艺形成的第一绝缘膜(106)在有源层侧端部(110)的厚度与第一绝缘膜的其余部分的厚度相同。 因此,不会发生第一绝缘膜的局部变薄。 此外,锥形有源层侧端部难以容忍有源层侧端角处的电场浓度(111)。 因此,减少了从电荷累积层(107)到有源层(105)的泄漏电流,以改善电荷保持特性。 结果,可以进一步使第一绝缘膜变薄,以获得在低电压下工作并消耗更少功率的高性能非易失性存储器。