会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • NONVOLATILE SEMICONDUCTOR MEMORY AND MANUFACTURING METHOD THEREOF
    • 非易失性半导体存储器及其制造方法
    • US20090218607A1
    • 2009-09-03
    • US12393186
    • 2009-02-26
    • Takayuki TobaTakayuki OkamuraMoto Yabuki
    • Takayuki TobaTakayuki OkamuraMoto Yabuki
    • H01L29/792H01L29/00H01L21/336
    • H01L27/11573
    • A nonvolatile semiconductor memory of an aspect of the invention includes memory cells in the memory cell forming area, and select gate transistors in the select gate forming area. Each memory cell has two first diffusion layers formed in a semiconductor substrate, a first gate insulating film formed on the semiconductor substrate, a charge storage layer formed on the first gate insulating film, a first intermediate insulating film formed on the charge storage layer and a first gate electrode formed on the first intermediate insulating film. Each select gate transistor has two second diffusion layers formed in the semiconductor substrate, a second gate insulating film formed on the semiconductor substrate, a second intermediate insulating film formed in direct contact with the second gate insulating film and having the same structure as the first intermediate insulating film, and a second gate electrode formed on the second intermediate insulating film.
    • 本发明的一个方面的非易失性半导体存储器包括存储单元形成区域中的存储单元,并且在选择栅极形成区域中选择栅极晶体管。 每个存储单元具有形成在半导体衬底中的两个第一扩散层,形成在半导体衬底上的第一栅极绝缘膜,形成在第一栅极绝缘膜上的电荷存储层,形成在电荷存储层上的第一中间绝缘膜和 第一栅电极,形成在第一中间绝缘膜上。 每个选择晶体管具有形成在半导体衬底中的两个第二扩散层,形成在半导体衬底上的第二栅极绝缘膜,与第二栅极绝缘膜直接接触形成并具有与第一中间层相同结构的第二中间绝缘膜 绝缘膜和形成在第二中间绝缘膜上的第二栅电极。
    • 2. 发明授权
    • Nonvolatile semiconductor memory and manufacturing method thereof
    • 非易失性半导体存储器及其制造方法
    • US07960779B2
    • 2011-06-14
    • US12393186
    • 2009-02-26
    • Takayuki TobaTakayuki OkamuraMoto Yabuki
    • Takayuki TobaTakayuki OkamuraMoto Yabuki
    • H01L29/792H01L29/76H01L29/94H01L31/062H01L31/113H01L31/119
    • H01L27/11573
    • A nonvolatile semiconductor memory of an aspect of the invention includes memory cells in the memory cell forming area, and select gate transistors in the select gate forming area. Each memory cell has two first diffusion layers formed in a semiconductor substrate, a first gate insulating film formed on the semiconductor substrate, a charge storage layer formed on the first gate insulating film, a first intermediate insulating film formed on the charge storage layer and a first gate electrode formed on the first intermediate insulating film. Each select gate transistor has two second diffusion layers formed in the semiconductor substrate, a second gate insulating film formed on the semiconductor substrate, a second intermediate insulating film formed in direct contact with the second gate insulating film and having the same structure as the first intermediate insulating film, and a second gate electrode formed on the second intermediate insulating film.
    • 本发明的一个方面的非易失性半导体存储器包括存储单元形成区域中的存储单元,并且在选择栅极形成区域中选择栅极晶体管。 每个存储单元具有形成在半导体衬底中的两个第一扩散层,形成在半导体衬底上的第一栅极绝缘膜,形成在第一栅极绝缘膜上的电荷存储层,形成在电荷存储层上的第一中间绝缘膜和 第一栅电极,形成在第一中间绝缘膜上。 每个选择晶体管具有形成在半导体衬底中的两个第二扩散层,形成在半导体衬底上的第二栅极绝缘膜,与第二栅极绝缘膜直接接触形成并具有与第一中间层相同结构的第二中间绝缘膜 绝缘膜和形成在第二中间绝缘膜上的第二栅电极。
    • 3. 发明授权
    • Nonvolatile semiconductor memory device and method for manufacturing same
    • 非易失性半导体存储器件及其制造方法
    • US08598649B2
    • 2013-12-03
    • US12792378
    • 2010-06-02
    • Takayuki OkamuraNoboru OoikeWataru SakamotoTakashi Izumida
    • Takayuki OkamuraNoboru OoikeWataru SakamotoTakashi Izumida
    • H01L29/792H01L21/3205H01L21/4763
    • H01L27/11565H01L21/28282H01L27/11568
    • A nonvolatile semiconductor memory device according to embodiment includes: a semiconductor substrate having an upper portion being partitioned into a plurality of semiconductor portions extending in a first direction; a charge storage film provided on the semiconductor portion; a word-line electrode provided on the semiconductor substrate and extending in a second direction intersecting with the first direction; and a pair of selection gate electrodes provided on both sides of the word-line electrode in the first direction on the semiconductor substrate and extending in the second direction, a shortest distance between a corner portion of each of the semiconductor portions and each of the selection gate electrodes being longer than a shortest distance between the corner portion of the semiconductor portion and the word-line electrode in a cross section parallel to the second direction.
    • 根据实施例的非易失性半导体存储器件包括:半导体衬底,其具有被分隔成沿第一方向延伸的多个半导体部分的上部; 设置在半导体部分上的电荷存储膜; 字线电极,其设置在所述半导体基板上并沿与所述第一方向交叉的第二方向延伸; 以及一对选择栅电极,其设置在所述半导体基板上的所述字线电极的所述第一方向的两侧,并且沿所述第二方向延伸,所述半导体部分的每个的角部与所述选择中的每一个之间的最短距离 栅电极比与半导体部分的角部和字线电极之间的平行于第二方向的截面中的最短距离更长。
    • 4. 发明授权
    • Semiconductor memory device including laminated gate having electric charge accumulating layer and control gate and method of manufacturing the same
    • 包括具有电荷累积层和控制栅极的层叠栅极的半导体存储器件及其制造方法
    • US07936005B2
    • 2011-05-03
    • US12473709
    • 2009-05-28
    • Takayuki Okamura
    • Takayuki Okamura
    • H01L29/792
    • H01L27/11568
    • A semiconductor memory device includes a first active region, a second active region, an element isolation region, memory cell transistors. Each of memory cell transistors includes a laminated gate and a first impurity diffusion layer functioning as a source and a drain. The laminated gate includes a first insulating film, a second insulating film, and a control gate electrode. The second insulating film is commonly connected between the plurality of memory cell transistors to step over the element isolation region and is in contact with an upper surface of the element isolation region. An upper surface of the element isolation region is higher than a bottom surface of the first insulating film and is located under the upper surface of the first insulating film.
    • 半导体存储器件包括第一有源区,第二有源区,元件隔离区,存储单元晶体管。 每个存储单元晶体管包括层叠栅极和用作源极和漏极的第一杂质扩散层。 层叠栅极包括第一绝缘膜,第二绝缘膜和控制栅电极。 第二绝缘膜通常连接在多个存储单元晶体管之间,以跨越元件隔离区并与元件隔离区的上表面接触。 元件隔离区的上表面高于第一绝缘膜的底面,位于第一绝缘膜的上表面的下方。