会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明申请
    • DOUBLE PATTERNING TECHNIQUES AND STRUCTURES
    • 双重图案技术和结构
    • US20090267175A1
    • 2009-10-29
    • US12111702
    • 2008-04-29
    • Charles H. WallaceMatthew TingeySwaminathan Sivakumar
    • Charles H. WallaceMatthew TingeySwaminathan Sivakumar
    • H01L21/308H01L27/00
    • H01L21/308H01L21/0271H01L21/3086H01L21/3088
    • Double patterning techniques and structures are generally described. In one example, a method includes depositing a first photoresist to a semiconductor substrate, forming a first integrated circuit (IC) pattern in the first photoresist, the first IC pattern comprising one or more trench structures, protecting the first IC pattern in the first photoresist from actions that form a second IC pattern in a second photoresist, depositing the second photoresist to the first IC pattern, and forming the second IC pattern in the second photoresist, the second IC pattern comprising one or more structures that are sufficiently close to the one or more trench structures of the first IC pattern to cause scumming of the second photoresist in the one or more trench structures of the first IC pattern.
    • 通常描述双重图案形成技术和结构。 在一个实例中,一种方法包括将第一光致抗蚀剂沉积到半导体衬底,在第一光致抗蚀剂中形成第一集成电路(IC)图案,第一IC图案包括一个或多个沟槽结构,保护第一光致抗蚀剂中的第一IC图案 从在第二光致抗蚀剂中形成第二IC图案的动作,将第二光致抗蚀剂沉积到第一IC图案,以及在第二光致抗蚀剂中形成第二IC图案,第二IC图案包括一个或多个足够接近该一个的结构 或更多个沟槽结构,以使第一IC图案的一个或多个沟槽结构中的第二光致抗蚀剂浮渣。
    • 7. 发明申请
    • Patterning trenches in a photoresist layer with tight end-to-end separation
    • 在具有紧密端到端分离的光致抗蚀剂层中形成凹槽
    • US20070231748A1
    • 2007-10-04
    • US11393096
    • 2006-03-29
    • Swaminathan SivakumarCharles Wallace
    • Swaminathan SivakumarCharles Wallace
    • G03F7/26
    • H01L21/31144H01L21/0337H01L21/76816
    • A method for forming two trenches with tight end-to-end spacing in a dielectric layer begins with providing a substrate having a dielectric layer. A hard-mask layer is deposited on the dielectric layer and a first photoresist layer is deposited on the hard-mask layer. The first photoresist layer is patterned to form an extended trench in the first photoresist layer. The hard-mask layer is then etched using the first photoresist layer as a mask to form an extended trench in the hard-mask layer. Next, a second photoresist layer is deposited on the hard-mask layer and patterned to form a resist line that intersects the extended trench. The resist line divides the extended trench into two separate trenches. The dielectric layer is then etched using the hard-mask layer and the resist line as a mask, thereby forming two trenches in the dielectric layer with end-to-end separation that corresponds to the resist line width.
    • 在电介质层中形成具有紧密端到端间隔的两个沟槽的方法开始于提供具有介电层的衬底。 在介电层上沉积硬掩模层,并且在硬掩模层上沉积第一光致抗蚀剂层。 图案化第一光致抗蚀剂层以在第一光致抗蚀剂层中形成延伸的沟槽。 然后使用第一光致抗蚀剂层作为掩模蚀刻硬掩模层,以在硬掩模层中形成延伸的沟槽。 接下来,将第二光致抗蚀剂层沉积在硬掩模层上并图案化以形成与延伸沟槽相交的抗蚀剂线。 抗蚀剂线将扩展沟槽分成两个独立的沟槽。 然后使用硬掩模层和抗蚀剂线作为掩模来蚀刻电介质层,从而在对应于抗蚀剂线宽度的端对端分离中在电介质层中形成两个沟槽。
    • 9. 发明申请
    • Pre-exposure of patterned photoresist films to achieve critical dimension reduction during temperature reflow
    • 图案化的光致抗蚀剂膜的预曝光以在温度回流期间实现临界尺寸减小
    • US20050147928A1
    • 2005-07-07
    • US10750053
    • 2003-12-30
    • Rex FrostSwaminathan Sivakumar
    • Rex FrostSwaminathan Sivakumar
    • G03F7/40
    • G03F7/40
    • The present invention relates to the reduction of critical dimensions and the reduction of feature sizes in manufacturing integrated circuits. Specifically, the method controls photoresist flow rates to develop critical dimensions beyond the resolution limits of the photoresist material used, and the limits of lithographic tool sets. The resist material characteristics are modified by exposing the resist pattern to either electrons, photons, or ions. The exposure modifies the glass transition temperature, cross linking characteristics, decomposition temperature, or molecular weight of the resist material. The post-exposure resist is then easier to control during a subsequent reflow process to reduce the hole size or line size of the patterned resist.
    • 本发明涉及减小制造集成电路中的关键尺寸和减小特征尺寸。 具体地说,该方法控制光致抗蚀剂的流速,以发展超出所使用的光致抗蚀剂材料的分辨率极限以及光刻工具组的极限的关键尺寸。 通过将抗蚀剂图案暴露于电子,光子或离子来修饰抗蚀剂材料特性。 曝光改变抗蚀剂材料的玻璃化转变温度,交联特性,分解温度或分子量。 在后续回流工艺中,后曝光抗蚀剂更容易控制,以减小图案化抗蚀剂的孔尺寸或线尺寸。