会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Developer collecting apparatus and image forming apparatus having the same
    • 显影剂收集装置和具有该收集装置的图像形成装置
    • US07403738B2
    • 2008-07-22
    • US11442556
    • 2006-05-30
    • Susumu MurakamiHideaki KadowakiYasuhiro Takai
    • Susumu MurakamiHideaki KadowakiYasuhiro Takai
    • G03G21/00
    • G03G21/12G03G21/105G03G2215/1661G03G2221/0005G03G2221/1624
    • A developer collecting apparatus for collecting waste developer which is generated by cleaning residual developer remained on a photoreceptor and an intermediate transfer body, includes: a waste developer container for accommodating the waste developer; a stirring member rotatably provided in the waste developer container, for stirring the waste developer; and a driving section for giving a rotary driving force to the stirring member. The driving section of the stirring member has: a driving source; a first driving force transmitting path and a second driving force transmitting path which are coupled on the driving source, for transmitting the rotary driving force to the stirring member, and when a rotational load on the first driving force transmitting path reaches a predetermined level or more, a switch-over of transmitting path can be performed from the first driving force transmitting path to the second driving force transmitting path.
    • 用于收集残留在感光体和中间转印体上的残留显影剂产生的废显影剂的显影剂收集装置包括:用于容纳废显影剂的废显影剂容器; 可旋转地设置在废显影剂容器中的用于搅拌废显影剂的搅拌构件; 以及用于向搅拌构件施加旋转驱动力的驱动部。 搅拌构件的驱动部分具有:驱动源; 第一驱动力传递路径和第二驱动力传递路径,其联接在驱动源上,用于将旋转驱动力传递到搅拌构件,并且当第一驱动力传递路径上的旋转载荷达到预定水平或更高 可以从第一驱动力传递路径到第二驱动力传递路径执行传送路径的切换。
    • 2. 发明申请
    • Developer collecting apparatus and image forming apparatus having the same
    • 显影剂收集装置和具有该收集装置的图像形成装置
    • US20060269305A1
    • 2006-11-30
    • US11442556
    • 2006-05-30
    • Susumu MurakamiHideaki KadowakiYasuhiro Takai
    • Susumu MurakamiHideaki KadowakiYasuhiro Takai
    • G03G21/00G03G21/12
    • G03G21/12G03G21/105G03G2215/1661G03G2221/0005G03G2221/1624
    • A developer collecting apparatus for collecting waste developer which is generated by cleaning residual developer remained on a photoreceptor and an intermediate transfer body, includes: a waste developer container for accommodating the waste developer; a stirring member rotatably provided in the waste developer container, for stirring the waste developer; and a driving section for giving a rotary driving force to the stirring member. The driving section of the stirring member has: a driving source; a first driving force transmitting path and a second driving force transmitting path which are coupled on the driving source, for transmitting the rotary driving force to the stirring member, and when a rotational load on the first driving force transmitting path reaches a predetermined level or more, a switch-over of transmitting path can be performed from the first driving force transmitting path to the second driving force transmitting path.
    • 用于收集残留在感光体和中间转印体上的剩余显影剂产生的废显影剂的显影剂收集装置包括:用于容纳废显影剂的废显影剂容器; 可旋转地设置在废显影剂容器中的用于搅拌废显影剂的搅拌构件; 以及用于向搅拌构件施加旋转驱动力的驱动部。 搅拌构件的驱动部分具有:驱动源; 第一驱动力传递路径和第二驱动力传递路径,其联接在驱动源上,用于将旋转驱动力传递到搅拌构件,并且当第一驱动力传递路径上的旋转载荷达到预定水平或更高 可以从第一驱动力传递路径到第二驱动力传递路径执行传送路径的切换。
    • 3. 发明授权
    • Duty correction circuit
    • 负责校正电路
    • US07944262B2
    • 2011-05-17
    • US12453652
    • 2009-05-18
    • Koji KurokiYasuhiro Takai
    • Koji KurokiYasuhiro Takai
    • H03K3/017
    • H03K5/1565
    • A duty correction circuit is formed using at least one delay circuit, which is constituted of a first inverter including three transistors of different conduction types and a second inverter including three other transistors of different conduction types and which delays and adjusts an input clock signal at the leading-edge/trailing-edge timing so as to convert it into an output clock signal based on a first or second bias voltage produced by a bias circuit detecting the duty ratio of the output clock signal. The duty correction circuit decreases the high-level period of the output clock signal having a high duty ratio based on the first bias voltage. Alternatively, the duty correction circuit increases the high-level period of the output clock signal having a low duty ratio based on the second bias voltage.
    • 使用至少一个延迟电路形成占空比校正电路,所述至少一个延迟电路由包括三个不同导电类型的晶体管的第一反相器和包括不同导通类型的三个其它晶体管的第二反相器组成,并且其延迟并调整在 前沿/后沿定时,以便基于由检测输出时钟信号的占空比的偏置电路产生的第一或第二偏置电压将其转换为输出时钟信号。 占空比校正电路基于第一偏置电压降低具有高占空比的输出时钟信号的高电平周期。 或者,占空比校正电路基于第二偏置电压增加具有低占空比的输出时钟信号的高电平周期。
    • 4. 发明授权
    • Timing control circuit and semiconductor storage device
    • 定时控制电路和半导体存储设备
    • US07772911B2
    • 2010-08-10
    • US12208978
    • 2008-09-11
    • Akira IdeYasuhiro TakaiTomonori SekiguchiRiichiro TakemuraSatoru AkiyamaHiroaki Nakaya
    • Akira IdeYasuhiro TakaiTomonori SekiguchiRiichiro TakemuraSatoru AkiyamaHiroaki Nakaya
    • G06F1/04
    • H03K5/135G11C7/04G11C7/1072G11C7/222G11C11/4076G11C19/00
    • Disclosed is a timing control circuit that receives a first clock having a period T1, a group of second clocks of L different phases spaced apart from each other at substantially equal intervals and selection signals m, n supplied thereto and generates a fine timing signal delayed from the rising edge of the first clock signal by a delay td of approximately td=m·T1+n·(T2/L). The timing control circuit includes a coarse delay circuit and a fine delay circuit. The coarse delay circuit includes a counter for counting a rising edge of the first clock signal after an activate signal is activated and generates a coarse timing signal whose amount of delay from the first clock signal is approximately m·T1. The fine delay circuit comprises L-number of multiphase clock control delay circuits disposed in parallel, delays by n·T2/L the timing of sampling of the coarse timing signal by respective clocks of the group of L-phase second clocks, and takes the OR among the resulting delayed pulses to thereby produce the fine timing signal.
    • 公开了一种定时控制电路,其接收具有周期T1的第一时钟,以相等间隔彼此间隔开的L个不同相位的一组第二时钟,以及提供给其的选择信号m,n,并产生从 第一时钟信号的上升沿大约为td = m·T1 + n·(T2 / L)的延迟td。 定时控制电路包括粗延迟电路和精细延迟电路。 粗略延迟电路包括用于在激活信号被激活之后对第一时钟信号的上升沿进行计数的计数器,并产生其第一时钟信号的延迟量大约为m·T1的粗略定时信号。 精细延迟电路包括L个并联设置的多相时钟控制延迟电路,通过n·T2 / L延迟由L组第二时钟组的相应时钟对粗略定时信号进行采样的定时, 或者产生延迟脉冲,从而产生精细定时信号。
    • 5. 发明授权
    • Image forming apparatus
    • 图像形成装置
    • US07734243B2
    • 2010-06-08
    • US11336901
    • 2006-01-23
    • Toshiki TakiguchiKouji WakamotoTatsuya InoueYasuhiro Takai
    • Toshiki TakiguchiKouji WakamotoTatsuya InoueYasuhiro Takai
    • G03G15/00
    • G03G15/5008
    • In an image forming apparatus of the present invention, an idle roller once stops rotating when a front edge of a sheet conveyed reaches the idle roller. The idle roller restarts rotating at such a timing that a front edge of a toner image on a photoreceptor and a front edge of an image writing position on the sheet are aligned with each other. Then, even if a rear edge of the sheet is still in the idle roller, the idle roller stops rotating when the front edge of the sheet is sandwiched between a transfer roller and the photoreceptor. By carrying out such operations, it is possible to avoid by a very simple way an occurrence of a slip phenomenon that is a phenomenon of slipping of the sheet with respect to the photoreceptor while suppressing a reduction in image quality as much as possible. In addition, it is also possible to surely secure a blank space formed at a rear edge portion of the sheet.
    • 在本发明的图像形成装置中,当传送的纸张的前缘到达空转辊时,空转辊一次停止旋转。 空转辊重新开始旋转,使得感光体上的调色剂图像的前边缘和片材上的图像书写位置的前边缘彼此对准。 然后,即使片材的后边缘仍然在空转辊中,当片材的前边缘夹在转印辊和感光体之间时,空转辊停止旋转。 通过进行这种操作,可以通过非常简单的方式避免出现作为尽可能多地抑制图像质量降低的片材相对于感光体的现象的滑动现象。 此外,还可以确保形成在片材的后边缘部分处的空白空间。
    • 6. 发明授权
    • Semiconductor memory device and test method therefor
    • 半导体存储器件及其测试方法
    • US07688655B2
    • 2010-03-30
    • US11747552
    • 2007-05-11
    • Yasuhiro Takai
    • Yasuhiro Takai
    • G11C29/00
    • G11C29/50016G11C11/401G11C11/406G11C11/40622G11C29/14
    • Disclosed is a semiconductor memory device, in which the refresh period of a fail cell or cells is set so as to be shorter than that of the normal cells, comprises a control circuit for exercising control in such a manner that, if, when refreshing the cell of a first address, generated responsive to a refresh command, with an input control signal being of a first value, a second address, differing as to the value of a predetermined bit from the first address, is determined to correspond to a fail cell, based on the information ore-programmed in a refresh redundant ROM, the cell of the second address is refreshed, and also in such a manner that, if, with the input control signal of a second value, the second address, differing as to the value of a predetermined bit from the first address, is determined to correspond to a fail cell, based on the predetermined information, only the cell of the second address is refreshed, without refreshing the cell of the first address, generated responsive to the refresh command.
    • 公开了一种半导体存储器件,其中将故障单元或单元的刷新周期设置为短于正常单元的刷新周期,包括用于以这样的方式进行控制的控制电路,即如果在刷新 被确定为响应于刷新命令产生的第一地址的单元,其中输入控制信号是第一值,对于来自第一地址的预定位不同的第二地址被确定为对应于故障单元 基于在刷新冗余ROM中编程的信息,第二地址的单元被刷新,并且还以这样的方式,如果利用第二值的输入控制信号,第二地址不同于 来自第一地址的预定比特的值被确定为对应于故障小区,基于预定信息,仅刷新第二地址的小区,而不刷新第一地址的小区,生成的响应 刷新命令。
    • 7. 发明申请
    • DLL circuit
    • DLL电路
    • US20090289676A1
    • 2009-11-26
    • US12453764
    • 2009-05-21
    • Yasuhiro Takai
    • Yasuhiro Takai
    • H03L7/06H03L7/00
    • H03L7/0814H03K5/13H03K5/133H03K2005/00052H03L7/0818
    • A DLL circuit includes a coarse delay adjustment circuit and a fine delay adjustment circuit, which further includes a first fine delay circuit and a second fine delay circuit serving as an interpolation circuit. The coarse delay adjustment circuit delays a reference clock signal by a plurality of delay stages so as to provide the first fine delay circuit with two phase signals having the phase difference of two delay stages, which are then converted into two delay signals having the phase difference of one delay stage. The delay signals are subjected to interpolation, thus producing an output clock signal. Due to a reduction of the phase difference in the first fine delay circuit, it is possible to reduce the minimum operation cycle of the interpolation circuit and to thereby increase the maximum operation frequency of the DLL circuit.
    • DLL电路包括粗延迟调整电路和精细延迟调整电路,其还包括作为内插电路的第一精细延迟电路和第二精细延迟电路。 粗延迟调整电路通过多个延迟级对参考时钟信号进行延时,以向第一精细延迟电路提供具有两个延迟级的相位差的两个相位信号,然后将其转换成具有相位差的两个延迟信号 一个延迟阶段。 对延迟信号进行内插,从而产生输出时钟信号。 由于第一精细延迟电路中的相位差减小,可以减小内插电路的最小工作周期,从而增加DLL电路的最大工作频率。
    • 10. 发明授权
    • Fixing apparatus and image forming apparatus including priority temperature control
    • 包括优先温度控制的固定装置和图像形成装置
    • US07519306B2
    • 2009-04-14
    • US11679219
    • 2007-02-27
    • Noriko InoueAtsushi IdeKohji AokiYasuhiro Takai
    • Noriko InoueAtsushi IdeKohji AokiYasuhiro Takai
    • G03G15/20
    • G03G15/2039
    • A fixing control section of a fixing apparatus according to the present invention includes an end section priority temperature control mode. In the end section priority temperature control mode, the fixing control section temporarily turns off a main heater heating a center section of a fixing roller among a plurarity of heaters disposed inside the fixing roller in a case where a surface temperature of the end section of the fixing roller has reached a preset upper-limit fixing temperature, even if the surface temperature of the center section of the fixing roller is lower than a preset fixing temperature. As a result, destruction of the fixing roller can be prevented by a simple arrangement in the fixing apparatus which includes a plurarity of the heaters disposed inside the fixing roller.
    • 根据本发明的定影装置的定影控制部分包括端部优先温度控制模式。 在端部优先温度控制模式中,定影控制部临时关闭加热设置在定影辊内部的多个加热器中的定影辊的中心部分的主加热器, 即使定影辊的中心部分的表面温度低于预设的定影温度,定影辊也达到预定的上限定影温度。 结果,通过在定影装置中简单的布置来防止定影辊的破坏,该定影装置包括设置在定影辊内部的加热器的多次。