会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Curved panel shear test apparatus
    • 曲面板剪切试验装置
    • US06880409B2
    • 2005-04-19
    • US10679407
    • 2003-10-07
    • Shun KawabeKeiichi Sato
    • Shun KawabeKeiichi Sato
    • G01N3/24G01N3/02
    • G01N3/24
    • A shear test apparatus for testing a shear characteristic of a curved panel is provided. The shear test apparatus includes a frame made up of first and second curved side bearing members for bearing a pair of curved sides of the curved panel and first and second flat side bearing members for bearing a pair of flat sides of the curved panel. The second curved side bearing member has an arm extending in a direction perpendicular to the face of the curved panel. The arm has an external force loading point in a position coincident with the center of shear of the curved panel, to prevent twisting of the curved panel.
    • 提供了用于测试弯曲面板的剪切特性的剪切试验装置。 剪切试验装置包括由第一和第二弯曲侧支承构件构成的框架,用于支承曲面板的一对弯曲侧面,以及用于承载弯曲面板的一对平坦侧面的第一和第二平面侧支承构件。 第二弯曲侧支承构件具有沿垂直于弯曲面板的面的方向延伸的臂。 臂具有与弯曲面板的剪切中心重合的位置的外力加载点,以防止弯曲面板的扭曲。
    • 3. 发明授权
    • Address conversion for a multiprocessor system having scalar and vector
processors
    • 具有标量和向量处理器的多处理器系统的地址转换
    • US4769770A
    • 1988-09-06
    • US807684
    • 1985-12-11
    • Hiroo MiyaderaShun KawabeHiroshi MurayamaYasuhiko Hatakeyama
    • Hiroo MiyaderaShun KawabeHiroshi MurayamaYasuhiko Hatakeyama
    • G06F12/10G06F12/02G06F12/08G06F17/16G06F9/36G06F9/00
    • G06F12/0284
    • An information processing apparatus having an address translation system includes a plurality of processors in each of which an addressing is carried out by translating a logical address into a real address in the virtual storage system for data processing. The plurality of processors include a scalar processor for translating a logical address into a real address by using an address translation table; and a vector processor for determining if the logical address to be relocated lies within a predetermined address range, for address-relocating the logical address to the real address based on a relocation table when the logical address lies within the predetermined address range, and using the logical address as a real address when the logical address lies outside of the predetermined address range. The predetermined address range and the content of the relocation table are set by the scalar processor which supervises the program storage area.
    • 具有地址转换系统的信息处理装置包括多个处理器,每个处理器通过将逻辑地址转换为虚拟存储系统中的实际地址进行数据处理来执行寻址,用于数据处理。 多个处理器包括标量处理器,用于通过使用地址转换表将逻辑地址转换成真实地址; 以及矢量处理器,用于确定要重定位的逻辑地址是否在预定地址范围内,用于当逻辑地址位于预定地址范围内时,基于重定位表将逻辑地址重定位到实地址,并且使用 逻辑地址作为逻辑地址位于预定地址范围之外的实地址。 预定地址范围和重定位表的内容由监控程序存储区域的标量处理器设置。
    • 7. 发明授权
    • Logic circuit
    • 逻辑电路
    • US6064234A
    • 2000-05-16
    • US134335
    • 1998-08-14
    • Noboru MasudaYoshio MikiShun Kawabe
    • Noboru MasudaYoshio MikiShun Kawabe
    • H03K19/0948H03K19/094
    • H03K19/0948
    • A logic circuit for use as a selector having multiple inputs and high operation speed. The logic circuit includes a first FET having a first electrode connected to a first power supply, a second electrode connected to an output terminal and a third electrode connected to an intermediate control node, and a plurality of logic blocks parallelly connected between the second power supply and the output terminal. Each logic block includes second and third FETs being of a conductivity type opposite to that of the first FET and connected in series between the output terminal and a second power supply. Each logic block also includes a fourth FET being of the same conductivity type as the second and third FETs and having a third electrode connected to the third electrode of the second FET, a first electrode connected to the third electrode of the third FET and a second electrode connected to the intermediate control node. The conduction resistance between the output terminal and the first power supply is reduced and the parasitic capacitance added to the output terminal is also reduced, thereby allowing the logic circuit to be operated at high speed.
    • 用作具有多个输入和高操作速度的选择器的逻辑电路。 逻辑电路包括:第一FET,具有连接到第一电源的第一电极,连接到输出端子的第二电极和连接到中间控制节点的第三电极;以及并联连接在第二电源 和输出端子。 每个逻辑块包括具有与第一FET相反的导电类型的第二和第三FET,并串联连接在输出端和第二电源之间。 每个逻辑块还包括与第二和第三FET具有相同导电类型的第四FET,并且具有连接到第二FET的第三电极的第三电极,连接到第三FET的第三电极的第一电极和第二FET 电极连接到中间控制节点。 输出端子与第一电源之间的导通电阻降低,并且增加到输出端子的寄生电容也减小,从而允许逻辑电路以高速运行。
    • 10. 发明授权
    • Method and system for extending address space for vector processing
    • 用于扩展矢量处理的地址空间的方法和系统
    • US4991083A
    • 1991-02-05
    • US228300
    • 1988-08-04
    • Tomoo AoyamaShun Kawabe
    • Tomoo AoyamaShun Kawabe
    • G06F12/08G06F12/10G06F15/78G06F17/16
    • G06F15/8084G06F12/10
    • A method and apparatus for extending an address space for a vector processor including a vector processing unit and a scalar processing unit. A main storage and an extended storage are also disclosed. An address translator is provided for each requestor within the vector processing unit. Each address translator includes registers for storing main storage addresses and extended storage addresses for the address translation, a register for storing information such as an invalid bit regarding an address space present on the main storage, a register for storing information such as a protection bit representative of an address translation enabled area, and registers for storing a reference bit and a write bit representative of the main storage reference status. The scalar processing unit includes an access controller for allowing a write/pad operation relative to the respective registers in the address translator. The vector processing unit includes a first logic circuit for temporarily suspending a main storage reference request sent from the requestor to an area not present on the main storage, a second logic circuit for releasing the suspension, and a third logic circuit for informing the scalar processing unit of the suspension of the main storage reference request.
    • 一种用于扩展用于包括向量处理单元和标量处理单元的向量处理器的地址空间的方法和装置。 还公开了主存储和扩展存储。 为向量处理单元内的每个请求者提供地址转换器。 每个地址转换器包括用于存储用于地址转换的主存储地址和扩展存储地址的寄存器,用于存储关于存在于主存储器上的地址空间的无效位的信息的寄存器,用于存储诸如保护位代表 的地址转换使能区域,以及用于存储参考位和用于表示主存储器参考状态的写入位的寄存器。 标量处理单元包括访问控制器,用于允许相对于地址翻译器中的相应寄存器的写/写操作。 矢量处理单元包括:第一逻辑电路,用于将从请求者发送的主存储参考请求临时挂起到主存储器上不存在的区域;第二逻辑电路,用于释放暂停;以及第三逻辑电路,用于通知标量处理 单位暂停主存储参考请求。