会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Method and apparatus for timing-dependant transfers using FIFOs
    • 使用FIFO进行定时相关传输的方法和装置
    • US06928494B1
    • 2005-08-09
    • US09538386
    • 2000-03-29
    • Andrew M. VolkMichael W. WilliamsDavid J. McDonnell
    • Andrew M. VolkMichael W. WilliamsDavid J. McDonnell
    • G11C7/10G06F3/00
    • G11C7/10
    • A method and apparatus for communicating commands and/or data between two different time domains. In one embodiment, multiple memory commands are placed into one or more FIFOs in a manner that specifies the delays that must take place between execution of the different commands. Along with the commands, delay information is placed into the FIFOs, specifying the number of clock cycles, or other form of time delay, that must elapse between execution of a command and execution of a subsequent command. This delay information is used to delay the execution of the subsequent command for the specified time period, while minimizing or eliminating any excess delays. Cue information can also be placed into the FIFOs with the commands to specify which commands must wait for other commands before beginning execution. The delay and cue information is determined and created in the time domain that initiates the transfers. The delays and cueing are executed in the other time domain. Although the different commands may be delivered through different FIFOs and can therefore have unpredictable arrival times with respect to each other, the delay and cueing information maintains the proper execution order and timing between the commands. Interactive control logic at the output of each FIFO uses the timing data to maintain execution in the proper order and with the proper inter-command delays.
    • 一种用于在两个不同时域之间传送命令和/或数据的方法和装置。 在一个实施例中,多个存储器命令以指定在不同命令的执行之间必须发生的延迟的方式被放置到一个或多个FIFO中。 与命令一起,将延迟信息放入FIFO中,指定执行命令和执行后续命令之间必须经过的时钟周期数量或其他形式的时间延迟。 该延迟信息用于在指定的时间段内延迟后续命令的执行,同时最小化或消除任何多余的延迟。 提示信息也可以放在FIFO中,其命令用于指定哪些命令在开始执行之前必须等待其他命令。 在启动传输的时域中确定和创建延迟和提示信息。 延迟和提示在其他时间域执行。 虽然不同的命令可以通过不同的FIFO传递,并且因此可以相对于彼此具有不可预测的到达时间,但延迟和提示信息保持命令之间的正确的执行顺序和定时。 每个FIFO的输出端的交互控制逻辑使用定时数据来维持正确顺序的执行和适当的指令间延迟。
    • 9. 发明授权
    • Method and apparatus for dual mode output buffer impedance compensation
    • 用于双模输出缓冲器阻抗补偿的方法和装置
    • US6166563A
    • 2000-12-26
    • US299771
    • 1999-04-26
    • Andrew M. VolkJennefer AsperheimHou-Sheng LinRomesh Trivedi
    • Andrew M. VolkJennefer AsperheimHou-Sheng LinRomesh Trivedi
    • H03K19/00H03K19/0185H03K19/0175
    • H03K19/018585H03K19/0005
    • A method and circuit for programming an output buffer having a first output driver for producing a first signaling level with a first programmable strength and a second output driver for producing a second signaling level with a second programmable strength. The method includes coupling a test resistor between a source of the second signaling level and a mode terminal, sensing a first level at the mode terminal, and uncoupling the test resistor from the mode terminal. If the first level is between the second signaling level and a reference level, then programming the output buffer with reference to an unterminated transmission line coupled to the mode terminal. Otherwise, programming the output buffer with reference to an external resistor coupled between a source of the first signaling level and the mode terminal. The circuit includes a first counter coupled to the first comparator to produce a first value responsive to the mode flag, the mode terminal, and the reference level. A first latch, coupled to the first counter, provides the adjusted first value to the first output driver. A second latch, coupled to the second counter, provides the adjusted second value to the second output driver.
    • 一种用于编程具有第一输出驱动器的输出缓冲器的方法和电路,所述第一输出驱动器用于产生具有第一可编程强度的第一信号电平和用于产生具有第二可编程强度的第二信号电平的第二输出驱动 该方法包括将测试电阻器耦合在第二信号电平的源极和模式端子之间,感测模式端子处的第一电平,以及将测试电阻器与模式端子解耦。 如果第一级在第二信令电平和参考电平之间,则参考耦合到模式终端的未终端传输线来编程输出缓冲器。 否则,参考耦合在第一信号电平的源与模式终端之间的外部电阻来编程输出缓冲器。 电路包括耦合到第一比较器的第一计数器,以响应于模式标志,模式端子和参考电平产生第一值。 耦合到第一计数器的第一锁存器将经调整的第一值提供给第一输出驱动器。 耦合到第二计数器的第二锁存器向第二输出驱动器提供经调整的第二值。
    • 10. 发明授权
    • Phase locked loop circuitry with split loop filter
    • 具有分离环路滤波器的锁相环电路
    • US5384502A
    • 1995-01-24
    • US82282
    • 1993-06-24
    • Andrew M. Volk
    • Andrew M. Volk
    • H03L7/089H03B1/00G05F5/00H03K3/26H03K5/13
    • H03L7/0893
    • A filter circuit of a phase locked loop circuitry fabricated on a single substrate provides an error voltage proportional to an amount of a phase difference of a comparison of a reference signal and a feedback signal. The filter circuit is coupled to a phase comparator of the phase looked loop circuitry for receiving the comparison of the reference and feedback signals. The filter circuit includes a first capacitor having a first end coupled to an output of the phase comparator and a second end coupled to ground for generating a first error voltage with respect to the amount of the phase difference of the comparison of the reference and feedback signals. The filter circuit also includes a resistor and capacitor circuit that has a first end coupled to the output of the phase comparator and a second end coupled to the ground for generating a second error voltage with respect to the amount of the phase difference of the comparison of the reference and feedback signals. The resistor and capacitor circuit includes a second capacitor and a resistor coupled between the first and second ends of the resistor and capacitor circuit. The capacitances of the first and second capacitors are independent of each other and can be accurately set. An add circuitry is coupled to receive the first error voltage at the first end of the first capacitor and the second error voltage at the first end of the resistor and capacitor circuit for adding the first and second error voltages to generate the error voltage such that the phase locked loop circuitry can operate in a low power supply environment.
    • 制造在单个衬底上的锁相环电路的滤波器电路提供与参考信号和反馈信号的比较的相位差成比例的误差电压。 滤波器电路耦合到相位环路电路的相位比较器,用于接收参考和反馈信号的比较。 滤波器电路包括第一电容器,其具有耦合到相位比较器的输出的第一端和耦合到地的第二端,用于相对于参考和反馈信号的比较的相位差的量产生第一误差电压 。 滤波器电路还包括电阻器和电容器电路,其具有耦合到相位比较器的输出的第一端和耦合到地的第二端,用于相对于比较的相位差的量产生第二误差电压 参考和反馈信号。 电阻器和电容器电路包括耦合在电阻器和电容器电路的第一和第二端之间的第二电容器和电阻器。 第一和第二电容器的电容彼此独立并且可以被精确地设定。 加法电路被耦合以在第一电容器的第一端处接收第一误差电压,并且在电阻器和电容器电路的第一端处接收第二误差电压,用于增加第一和第二误差电压以产生误差电压,使得 锁相环电路可以在低电源环境中工作。